1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{GlobalHistory, ShiftingGlobalHistory, CircularGlobalHistory} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import utils._ 35 36import scala.math.max 37import Chisel.experimental.chiselName 38import chipsalliance.rocketchip.config.Parameters 39import chisel3.util.BitPat.bitPatToUInt 40import xiangshan.backend.fu.PMPEntry 41import xiangshan.frontend.Ftq_Redirect_SRAMEntry 42 43class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 44 val valid = Bool() 45 val bits = gen.cloneType.asInstanceOf[T] 46 47 override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 48} 49 50object ValidUndirectioned { 51 def apply[T <: Data](gen: T) = { 52 new ValidUndirectioned[T](gen) 53 } 54} 55 56object RSFeedbackType { 57 val tlbMiss = 0.U(3.W) 58 val mshrFull = 1.U(3.W) 59 val dataInvalid = 2.U(3.W) 60 val bankConflict = 3.U(3.W) 61 val ldVioCheckRedo = 4.U(3.W) 62 63 def apply() = UInt(3.W) 64} 65 66class PredictorAnswer(implicit p: Parameters) extends XSBundle { 67 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 68 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 69 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 70} 71 72class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 73 // from backend 74 val pc = UInt(VAddrBits.W) 75 // frontend -> backend -> frontend 76 val pd = new PreDecodeInfo 77 val rasSp = UInt(log2Up(RasSize).W) 78 val rasEntry = new RASEntry 79 // val hist = new ShiftingGlobalHistory 80 val histPtr = new CGHPtr 81 val phist = UInt(PathHistoryLength.W) 82 val specCnt = Vec(numBr, UInt(10.W)) 83 val phNewBit = Bool() 84 // need pipeline update 85 val br_hit = Bool() 86 val predTaken = Bool() 87 val target = UInt(VAddrBits.W) 88 val taken = Bool() 89 val isMisPred = Bool() 90 val shift = UInt((log2Ceil(numBr)+1).W) 91 val addIntoHist = Bool() 92 93 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 94 // this.hist := entry.ghist 95 this.histPtr := entry.histPtr 96 this.phist := entry.phist 97 this.phNewBit := entry.phNewBit 98 this.rasSp := entry.rasSp 99 this.rasEntry := entry.rasEntry 100 this.specCnt := entry.specCnt 101 this 102 } 103} 104 105// Dequeue DecodeWidth insts from Ibuffer 106class CtrlFlow(implicit p: Parameters) extends XSBundle { 107 val instr = UInt(32.W) 108 val pc = UInt(VAddrBits.W) 109 val foldpc = UInt(MemPredPCWidth.W) 110 val exceptionVec = ExceptionVec() 111 val intrVec = Vec(12, Bool()) 112 val pd = new PreDecodeInfo 113 val pred_taken = Bool() 114 val crossPageIPFFix = Bool() 115 val storeSetHit = Bool() // inst has been allocated an store set 116 val waitForSqIdx = new SqPtr // store set predicted previous store sqIdx 117 // Load wait is needed 118 // load inst will not be executed until former store (predicted by mdp) addr calcuated 119 val loadWaitBit = Bool() 120 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 121 // load inst will not be executed until ALL former store addr calcuated 122 val loadWaitStrict = Bool() 123 val ssid = UInt(SSIDWidth.W) 124 val ftqPtr = new FtqPtr 125 val ftqOffset = UInt(log2Up(PredictWidth).W) 126 // This inst will flush all the pipe when it is the oldest inst in ROB, 127 // then replay from this inst itself 128 val replayInst = Bool() 129} 130 131class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 132 val isAddSub = Bool() // swap23 133 val typeTagIn = UInt(1.W) 134 val typeTagOut = UInt(1.W) 135 val fromInt = Bool() 136 val wflags = Bool() 137 val fpWen = Bool() 138 val fmaCmd = UInt(2.W) 139 val div = Bool() 140 val sqrt = Bool() 141 val fcvt = Bool() 142 val typ = UInt(2.W) 143 val fmt = UInt(2.W) 144 val ren3 = Bool() //TODO: remove SrcType.fp 145 val rm = UInt(3.W) 146} 147 148// Decode DecodeWidth insts at Decode Stage 149class CtrlSignals(implicit p: Parameters) extends XSBundle { 150 val srcType = Vec(3, SrcType()) 151 val lsrc = Vec(3, UInt(5.W)) 152 val ldest = UInt(5.W) 153 val fuType = FuType() 154 val fuOpType = FuOpType() 155 val rfWen = Bool() 156 val fpWen = Bool() 157 val isXSTrap = Bool() 158 val noSpecExec = Bool() // wait forward 159 val blockBackward = Bool() // block backward 160 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 161 val isRVF = Bool() 162 val selImm = SelImm() 163 val imm = UInt(ImmUnion.maxLen.W) 164 val commitType = CommitType() 165 val fpu = new FPUCtrlSignals 166 val isMove = Bool() 167 val singleStep = Bool() 168 // This inst will flush all the pipe when it is the oldest inst in ROB, 169 // then replay from this inst itself 170 val replayInst = Bool() 171 172 private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 173 isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 174 175 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 176 val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 177 allSignals zip decoder foreach { case (s, d) => s := d } 178 commitType := DontCare 179 this 180 } 181 182 def decode(bit: List[BitPat]): CtrlSignals = { 183 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 184 this 185 } 186} 187 188class CfCtrl(implicit p: Parameters) extends XSBundle { 189 val cf = new CtrlFlow 190 val ctrl = new CtrlSignals 191} 192 193class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 194 val eliminatedMove = Bool() 195 // val fetchTime = UInt(64.W) 196 val renameTime = UInt(XLEN.W) 197 val dispatchTime = UInt(XLEN.W) 198 val enqRsTime = UInt(XLEN.W) 199 val selectTime = UInt(XLEN.W) 200 val issueTime = UInt(XLEN.W) 201 val writebackTime = UInt(XLEN.W) 202 // val commitTime = UInt(64.W) 203 val runahead_checkpoint_id = UInt(64.W) 204} 205 206// Separate LSQ 207class LSIdx(implicit p: Parameters) extends XSBundle { 208 val lqIdx = new LqPtr 209 val sqIdx = new SqPtr 210} 211 212// CfCtrl -> MicroOp at Rename Stage 213class MicroOp(implicit p: Parameters) extends CfCtrl { 214 val srcState = Vec(3, SrcState()) 215 val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 216 val pdest = UInt(PhyRegIdxWidth.W) 217 val old_pdest = UInt(PhyRegIdxWidth.W) 218 val robIdx = new RobPtr 219 val lqIdx = new LqPtr 220 val sqIdx = new SqPtr 221 val diffTestDebugLrScValid = Bool() 222 val eliminatedMove = Bool() 223 val debugInfo = new PerfDebugInfo 224 def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = { 225 (index, rfType) match { 226 case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B) 227 case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B) 228 case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B) 229 case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B) 230 case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B) 231 case _ => false.B 232 } 233 } 234 def srcIsReady: Vec[Bool] = { 235 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 236 } 237 def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U 238 def doWriteFpRf: Bool = ctrl.fpWen 239 def clearExceptions(): MicroOp = { 240 cf.exceptionVec.map(_ := false.B) 241 ctrl.replayInst := false.B 242 ctrl.flushPipe := false.B 243 this 244 } 245} 246 247class MicroOpRbExt(implicit p: Parameters) extends XSBundle { 248 val uop = new MicroOp 249 val flag = UInt(1.W) 250} 251 252class Redirect(implicit p: Parameters) extends XSBundle { 253 val robIdx = new RobPtr 254 val ftqIdx = new FtqPtr 255 val ftqOffset = UInt(log2Up(PredictWidth).W) 256 val level = RedirectLevel() 257 val interrupt = Bool() 258 val cfiUpdate = new CfiUpdateInfo 259 260 val stFtqIdx = new FtqPtr // for load violation predict 261 val stFtqOffset = UInt(log2Up(PredictWidth).W) 262 263 val debug_runahead_checkpoint_id = UInt(64.W) 264 265 // def isUnconditional() = RedirectLevel.isUnconditional(level) 266 def flushItself() = RedirectLevel.flushItself(level) 267 // def isException() = RedirectLevel.isException(level) 268} 269 270class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 271 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 272 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 273 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 274} 275 276class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 277 // NOTE: set isInt and isFp both to 'false' when invalid 278 val isInt = Bool() 279 val isFp = Bool() 280 val preg = UInt(PhyRegIdxWidth.W) 281} 282 283class DebugBundle(implicit p: Parameters) extends XSBundle { 284 val isMMIO = Bool() 285 val isPerfCnt = Bool() 286 val paddr = UInt(PAddrBits.W) 287} 288 289class ExuInput(implicit p: Parameters) extends XSBundle { 290 val uop = new MicroOp 291 val src = Vec(3, UInt(XLEN.W)) 292} 293 294class ExuOutput(implicit p: Parameters) extends XSBundle { 295 val uop = new MicroOp 296 val data = UInt(XLEN.W) 297 val fflags = UInt(5.W) 298 val redirectValid = Bool() 299 val redirect = new Redirect 300 val debug = new DebugBundle 301} 302 303class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 304 val mtip = Input(Bool()) 305 val msip = Input(Bool()) 306 val meip = Input(Bool()) 307 val debug = Input(Bool()) 308} 309 310class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 311 val exception = Flipped(ValidIO(new MicroOp)) 312 val isInterrupt = Input(Bool()) 313 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 314 val trapTarget = Output(UInt(VAddrBits.W)) 315 val externalInterrupt = new ExternalInterruptIO 316 val interrupt = Output(Bool()) 317} 318 319class ExceptionInfo(implicit p: Parameters) extends XSBundle { 320 val uop = new MicroOp 321 val isInterrupt = Bool() 322} 323 324class RobCommitInfo(implicit p: Parameters) extends XSBundle { 325 val ldest = UInt(5.W) 326 val rfWen = Bool() 327 val fpWen = Bool() 328 val wflags = Bool() 329 val commitType = CommitType() 330 val eliminatedMove = Bool() 331 val pdest = UInt(PhyRegIdxWidth.W) 332 val old_pdest = UInt(PhyRegIdxWidth.W) 333 val ftqIdx = new FtqPtr 334 val ftqOffset = UInt(log2Up(PredictWidth).W) 335 336 // these should be optimized for synthesis verilog 337 val pc = UInt(VAddrBits.W) 338} 339 340class RobCommitIO(implicit p: Parameters) extends XSBundle { 341 val isWalk = Output(Bool()) 342 val valid = Vec(CommitWidth, Output(Bool())) 343 val info = Vec(CommitWidth, Output(new RobCommitInfo)) 344 345 def hasWalkInstr = isWalk && valid.asUInt.orR 346 347 def hasCommitInstr = !isWalk && valid.asUInt.orR 348} 349 350class RSFeedback(implicit p: Parameters) extends XSBundle { 351 val rsIdx = UInt(log2Up(IssQueSize).W) 352 val hit = Bool() 353 val flushState = Bool() 354 val sourceType = RSFeedbackType() 355 val dataInvalidSqIdx = new SqPtr 356} 357 358class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 359 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 360 // for instance: MemRSFeedbackIO()(updateP) 361 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 362 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 363 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 364 val isFirstIssue = Input(Bool()) 365} 366 367class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 368 // to backend end 369 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 370 val fromFtq = new FtqToCtrlIO 371 // from backend 372 val toFtq = Flipped(new CtrlToFtqIO) 373} 374 375class SatpStruct extends Bundle { 376 val mode = UInt(4.W) 377 val asid = UInt(16.W) 378 val ppn = UInt(44.W) 379} 380 381class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 382 val satp = new Bundle { 383 val changed = Bool() 384 val mode = UInt(4.W) // TODO: may change number to parameter 385 val asid = UInt(16.W) 386 val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 387 388 def apply(satp_value: UInt): Unit = { 389 require(satp_value.getWidth == XLEN) 390 val sa = satp_value.asTypeOf(new SatpStruct) 391 mode := sa.mode 392 asid := sa.asid 393 ppn := sa.ppn 394 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 395 } 396 } 397 val priv = new Bundle { 398 val mxr = Bool() 399 val sum = Bool() 400 val imode = UInt(2.W) 401 val dmode = UInt(2.W) 402 } 403 404 override def toPrintable: Printable = { 405 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 406 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 407 } 408} 409 410class SfenceBundle(implicit p: Parameters) extends XSBundle { 411 val valid = Bool() 412 val bits = new Bundle { 413 val rs1 = Bool() 414 val rs2 = Bool() 415 val addr = UInt(VAddrBits.W) 416 val asid = UInt(AsidLength.W) 417 } 418 419 override def toPrintable: Printable = { 420 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 421 } 422} 423 424// Bundle for load violation predictor updating 425class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 426 val valid = Bool() 427 428 // wait table update 429 val waddr = UInt(MemPredPCWidth.W) 430 val wdata = Bool() // true.B by default 431 432 // store set update 433 // by default, ldpc/stpc should be xor folded 434 val ldpc = UInt(MemPredPCWidth.W) 435 val stpc = UInt(MemPredPCWidth.W) 436} 437 438class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 439 // Prefetcher 440 val l1plus_pf_enable = Output(Bool()) 441 val l2_pf_enable = Output(Bool()) 442 // Labeled XiangShan 443 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 444 // Load violation predictor 445 val lvpred_disable = Output(Bool()) 446 val no_spec_load = Output(Bool()) 447 val storeset_wait_store = Output(Bool()) 448 val storeset_no_fast_wakeup = Output(Bool()) 449 val lvpred_timeout = Output(UInt(5.W)) 450 // Branch predictor 451 val bp_ctrl = Output(new BPUCtrl) 452 // Memory Block 453 val sbuffer_threshold = Output(UInt(4.W)) 454 val ldld_vio_check = Output(Bool()) 455 // Rename 456 val move_elim_enable = Output(Bool()) 457 // Decode 458 val svinval_enable = Output(Bool()) 459 460 // distribute csr write signal 461 val distribute_csr = new DistributedCSRIO() 462} 463 464class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 465 // CSR has been writen by csr inst, copies of csr should be updated 466 val w = ValidIO(new Bundle { 467 val addr = Output(UInt(12.W)) 468 val data = Output(UInt(XLEN.W)) 469 }) 470} 471 472class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 473 // Request csr to be updated 474 // 475 // Note that this request will ONLY update CSR Module it self, 476 // copies of csr will NOT be updated, use it with care! 477 // 478 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 479 val w = ValidIO(new Bundle { 480 val addr = Output(UInt(12.W)) 481 val data = Output(UInt(XLEN.W)) 482 }) 483 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 484 when(valid){ 485 w.bits.addr := addr 486 w.bits.data := data 487 } 488 println("Distributed CSR update req registered for " + src_description) 489 } 490}