1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import utils._ 35import utility._ 36 37import scala.math.max 38import Chisel.experimental.chiselName 39import chipsalliance.rocketchip.config.Parameters 40import chisel3.util.BitPat.bitPatToUInt 41import xiangshan.backend.exu.ExuConfig 42import xiangshan.backend.fu.PMPEntry 43import xiangshan.frontend.Ftq_Redirect_SRAMEntry 44import xiangshan.frontend.AllFoldedHistories 45import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 46 47class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 48 val valid = Bool() 49 val bits = gen.cloneType.asInstanceOf[T] 50 51} 52 53object ValidUndirectioned { 54 def apply[T <: Data](gen: T) = { 55 new ValidUndirectioned[T](gen) 56 } 57} 58 59object RSFeedbackType { 60 val tlbMiss = 0.U(3.W) 61 val mshrFull = 1.U(3.W) 62 val dataInvalid = 2.U(3.W) 63 val bankConflict = 3.U(3.W) 64 val ldVioCheckRedo = 4.U(3.W) 65 66 val feedbackInvalid = 7.U(3.W) 67 68 def apply() = UInt(3.W) 69} 70 71class PredictorAnswer(implicit p: Parameters) extends XSBundle { 72 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 73 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 74 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 75} 76 77class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 78 // from backend 79 val pc = UInt(VAddrBits.W) 80 // frontend -> backend -> frontend 81 val pd = new PreDecodeInfo 82 val rasSp = UInt(log2Up(RasSize).W) 83 val rasEntry = new RASEntry 84 // val hist = new ShiftingGlobalHistory 85 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 86 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 87 val lastBrNumOH = UInt((numBr+1).W) 88 val ghr = UInt(UbtbGHRLength.W) 89 val histPtr = new CGHPtr 90 val specCnt = Vec(numBr, UInt(10.W)) 91 // need pipeline update 92 val br_hit = Bool() 93 val predTaken = Bool() 94 val target = UInt(VAddrBits.W) 95 val taken = Bool() 96 val isMisPred = Bool() 97 val shift = UInt((log2Ceil(numBr)+1).W) 98 val addIntoHist = Bool() 99 100 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 101 // this.hist := entry.ghist 102 this.folded_hist := entry.folded_hist 103 this.lastBrNumOH := entry.lastBrNumOH 104 this.afhob := entry.afhob 105 this.histPtr := entry.histPtr 106 this.rasSp := entry.rasSp 107 this.rasEntry := entry.rasTop 108 this 109 } 110} 111 112// Dequeue DecodeWidth insts from Ibuffer 113class CtrlFlow(implicit p: Parameters) extends XSBundle { 114 val instr = UInt(32.W) 115 val pc = UInt(VAddrBits.W) 116 val foldpc = UInt(MemPredPCWidth.W) 117 val exceptionVec = ExceptionVec() 118 val trigger = new TriggerCf 119 val pd = new PreDecodeInfo 120 val pred_taken = Bool() 121 val crossPageIPFFix = Bool() 122 val storeSetHit = Bool() // inst has been allocated an store set 123 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 124 // Load wait is needed 125 // load inst will not be executed until former store (predicted by mdp) addr calcuated 126 val loadWaitBit = Bool() 127 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 128 // load inst will not be executed until ALL former store addr calcuated 129 val loadWaitStrict = Bool() 130 val ssid = UInt(SSIDWidth.W) 131 val ftqPtr = new FtqPtr 132 val ftqOffset = UInt(log2Up(PredictWidth).W) 133} 134 135 136class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 137 val isAddSub = Bool() // swap23 138 val typeTagIn = UInt(1.W) 139 val typeTagOut = UInt(1.W) 140 val fromInt = Bool() 141 val wflags = Bool() 142 val fpWen = Bool() 143 val fmaCmd = UInt(2.W) 144 val div = Bool() 145 val sqrt = Bool() 146 val fcvt = Bool() 147 val typ = UInt(2.W) 148 val fmt = UInt(2.W) 149 val ren3 = Bool() //TODO: remove SrcType.fp 150 val rm = UInt(3.W) 151} 152 153// Decode DecodeWidth insts at Decode Stage 154class CtrlSignals(implicit p: Parameters) extends XSBundle { 155 val srcType = Vec(4, SrcType()) 156 val lsrc = Vec(4, UInt(6.W)) 157 val ldest = UInt(6.W) 158 val fuType = FuType() 159 val fuOpType = FuOpType() 160 val rfWen = Bool() 161 val fpWen = Bool() 162 val vecWen = Bool() 163 val isXSTrap = Bool() 164 val noSpecExec = Bool() // wait forward 165 val blockBackward = Bool() // block backward 166 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 167 val selImm = SelImm() 168 val imm = UInt(ImmUnion.maxLen.W) 169 val commitType = CommitType() 170 val fpu = new FPUCtrlSignals 171 val isMove = Bool() 172 val singleStep = Bool() 173 // This inst will flush all the pipe when it is the oldest inst in ROB, 174 // then replay from this inst itself 175 val replayInst = Bool() 176 177 private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, 178 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 179 180 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 181 val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 182 allSignals zip decoder foreach { case (s, d) => s := d } 183 commitType := DontCare 184 this 185 } 186 187 def decode(bit: List[BitPat]): CtrlSignals = { 188 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 189 this 190 } 191 192 def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 193 def isSoftPrefetch: Bool = { 194 fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 195 } 196} 197 198class CfCtrl(implicit p: Parameters) extends XSBundle { 199 val cf = new CtrlFlow 200 val ctrl = new CtrlSignals 201} 202 203class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 204 val eliminatedMove = Bool() 205 // val fetchTime = UInt(64.W) 206 val renameTime = UInt(XLEN.W) 207 val dispatchTime = UInt(XLEN.W) 208 val enqRsTime = UInt(XLEN.W) 209 val selectTime = UInt(XLEN.W) 210 val issueTime = UInt(XLEN.W) 211 val writebackTime = UInt(XLEN.W) 212 // val commitTime = UInt(64.W) 213 val runahead_checkpoint_id = UInt(64.W) 214} 215 216// Separate LSQ 217class LSIdx(implicit p: Parameters) extends XSBundle { 218 val lqIdx = new LqPtr 219 val sqIdx = new SqPtr 220} 221 222// CfCtrl -> MicroOp at Rename Stage 223class MicroOp(implicit p: Parameters) extends CfCtrl { 224 val srcState = Vec(4, SrcState()) 225 val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 226 val pdest = UInt(PhyRegIdxWidth.W) 227 val old_pdest = UInt(PhyRegIdxWidth.W) 228 val robIdx = new RobPtr 229 val lqIdx = new LqPtr 230 val sqIdx = new SqPtr 231 val eliminatedMove = Bool() 232 val debugInfo = new PerfDebugInfo 233 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 234 val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 235 val readReg = if (isFp) { 236 ctrl.srcType(index) === SrcType.fp 237 } else { 238 ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 239 } 240 readReg && stateReady 241 } 242 def srcIsReady: Vec[Bool] = { 243 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 244 } 245 def clearExceptions( 246 exceptionBits: Seq[Int] = Seq(), 247 flushPipe: Boolean = false, 248 replayInst: Boolean = false 249 ): MicroOp = { 250 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 251 if (!flushPipe) { ctrl.flushPipe := false.B } 252 if (!replayInst) { ctrl.replayInst := false.B } 253 this 254 } 255 // Assume only the LUI instruction is decoded with IMM_U in ALU. 256 def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 257 // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 258 def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 259 successor.map{ case (src, srcType) => 260 val pdestMatch = pdest === src 261 // For state: no need to check whether src is x0/imm/pc because they are always ready. 262 val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 263 val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 264 val bothIntFp = exuCfg.readIntRf && exuCfg.readFpRf 265 val bothStateMatch = Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch) 266 val stateCond = pdestMatch && (if (bothIntFp) bothStateMatch else rfStateMatch || fpMatch) 267 // For data: types are matched and int pdest is not $zero. 268 val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 269 val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType)) 270 (stateCond, dataCond) 271 } 272 } 273 // This MicroOp is used to wakeup another uop (the successor: MicroOp). 274 def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 275 wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 276 } 277 def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 278} 279 280class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 281 val uop = new MicroOp 282} 283 284class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 285 val flag = UInt(1.W) 286} 287 288class Redirect(implicit p: Parameters) extends XSBundle { 289 val robIdx = new RobPtr 290 val ftqIdx = new FtqPtr 291 val ftqOffset = UInt(log2Up(PredictWidth).W) 292 val level = RedirectLevel() 293 val interrupt = Bool() 294 val cfiUpdate = new CfiUpdateInfo 295 296 val stFtqIdx = new FtqPtr // for load violation predict 297 val stFtqOffset = UInt(log2Up(PredictWidth).W) 298 299 val debug_runahead_checkpoint_id = UInt(64.W) 300 301 // def isUnconditional() = RedirectLevel.isUnconditional(level) 302 def flushItself() = RedirectLevel.flushItself(level) 303 // def isException() = RedirectLevel.isException(level) 304} 305 306class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 307 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 308 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 309 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 310} 311 312class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 313 // NOTE: set isInt and isFp both to 'false' when invalid 314 val isInt = Bool() 315 val isFp = Bool() 316 val preg = UInt(PhyRegIdxWidth.W) 317} 318 319class DebugBundle(implicit p: Parameters) extends XSBundle { 320 val isMMIO = Bool() 321 val isPerfCnt = Bool() 322 val paddr = UInt(PAddrBits.W) 323 val vaddr = UInt(VAddrBits.W) 324} 325 326class ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 327 val dataWidth = if (isVpu) VLEN else XLEN 328 329 val src = Vec(3, UInt(dataWidth.W)) 330} 331 332class ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 333 val dataWidth = if (isVpu) VLEN else XLEN 334 335 val data = UInt(dataWidth.W) 336 val fflags = UInt(5.W) 337 val redirectValid = Bool() 338 val redirect = new Redirect 339 val debug = new DebugBundle 340} 341 342class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 343 val mtip = Input(Bool()) 344 val msip = Input(Bool()) 345 val meip = Input(Bool()) 346 val seip = Input(Bool()) 347 val debug = Input(Bool()) 348} 349 350class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 351 val exception = Flipped(ValidIO(new MicroOp)) 352 val isInterrupt = Input(Bool()) 353 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 354 val trapTarget = Output(UInt(VAddrBits.W)) 355 val externalInterrupt = new ExternalInterruptIO 356 val interrupt = Output(Bool()) 357} 358 359class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 360 val isInterrupt = Bool() 361} 362 363class RobCommitInfo(implicit p: Parameters) extends XSBundle { 364 val ldest = UInt(6.W) 365 val rfWen = Bool() 366 val fpWen = Bool() 367 val vecWen = Bool() 368 val wflags = Bool() 369 val commitType = CommitType() 370 val pdest = UInt(PhyRegIdxWidth.W) 371 val old_pdest = UInt(PhyRegIdxWidth.W) 372 val ftqIdx = new FtqPtr 373 val ftqOffset = UInt(log2Up(PredictWidth).W) 374 val isMove = Bool() 375 376 // these should be optimized for synthesis verilog 377 val pc = UInt(VAddrBits.W) 378} 379 380class RobCommitIO(implicit p: Parameters) extends XSBundle { 381 val isCommit = Bool() 382 val commitValid = Vec(CommitWidth, Bool()) 383 384 val isWalk = Bool() 385 // valid bits optimized for walk 386 val walkValid = Vec(CommitWidth, Bool()) 387 388 val info = Vec(CommitWidth, new RobCommitInfo) 389 390 def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 391 def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 392} 393 394class RSFeedback(implicit p: Parameters) extends XSBundle { 395 val rsIdx = UInt(log2Up(IssQueSize).W) 396 val hit = Bool() 397 val flushState = Bool() 398 val sourceType = RSFeedbackType() 399 val dataInvalidSqIdx = new SqPtr 400} 401 402class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 403 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 404 // for instance: MemRSFeedbackIO()(updateP) 405 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 406 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 407 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 408 val isFirstIssue = Input(Bool()) 409} 410 411class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 412 // to backend end 413 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 414 val fromFtq = new FtqToCtrlIO 415 // from backend 416 val toFtq = Flipped(new CtrlToFtqIO) 417} 418 419class SatpStruct(implicit p: Parameters) extends XSBundle { 420 val mode = UInt(4.W) 421 val asid = UInt(16.W) 422 val ppn = UInt(44.W) 423} 424 425class TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 426 val changed = Bool() 427 428 def apply(satp_value: UInt): Unit = { 429 require(satp_value.getWidth == XLEN) 430 val sa = satp_value.asTypeOf(new SatpStruct) 431 mode := sa.mode 432 asid := sa.asid 433 ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 434 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 435 } 436} 437 438class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 439 val satp = new TlbSatpBundle() 440 val priv = new Bundle { 441 val mxr = Bool() 442 val sum = Bool() 443 val imode = UInt(2.W) 444 val dmode = UInt(2.W) 445 } 446 447 override def toPrintable: Printable = { 448 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 449 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 450 } 451} 452 453class SfenceBundle(implicit p: Parameters) extends XSBundle { 454 val valid = Bool() 455 val bits = new Bundle { 456 val rs1 = Bool() 457 val rs2 = Bool() 458 val addr = UInt(VAddrBits.W) 459 val asid = UInt(AsidLength.W) 460 val flushPipe = Bool() 461 } 462 463 override def toPrintable: Printable = { 464 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 465 } 466} 467 468// Bundle for load violation predictor updating 469class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 470 val valid = Bool() 471 472 // wait table update 473 val waddr = UInt(MemPredPCWidth.W) 474 val wdata = Bool() // true.B by default 475 476 // store set update 477 // by default, ldpc/stpc should be xor folded 478 val ldpc = UInt(MemPredPCWidth.W) 479 val stpc = UInt(MemPredPCWidth.W) 480} 481 482class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 483 // Prefetcher 484 val l1I_pf_enable = Output(Bool()) 485 val l2_pf_enable = Output(Bool()) 486 // ICache 487 val icache_parity_enable = Output(Bool()) 488 // Labeled XiangShan 489 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 490 // Load violation predictor 491 val lvpred_disable = Output(Bool()) 492 val no_spec_load = Output(Bool()) 493 val storeset_wait_store = Output(Bool()) 494 val storeset_no_fast_wakeup = Output(Bool()) 495 val lvpred_timeout = Output(UInt(5.W)) 496 // Branch predictor 497 val bp_ctrl = Output(new BPUCtrl) 498 // Memory Block 499 val sbuffer_threshold = Output(UInt(4.W)) 500 val ldld_vio_check_enable = Output(Bool()) 501 val soft_prefetch_enable = Output(Bool()) 502 val cache_error_enable = Output(Bool()) 503 val uncache_write_outstanding_enable = Output(Bool()) 504 // Rename 505 val fusion_enable = Output(Bool()) 506 val wfi_enable = Output(Bool()) 507 // Decode 508 val svinval_enable = Output(Bool()) 509 510 // distribute csr write signal 511 val distribute_csr = new DistributedCSRIO() 512 513 val singlestep = Output(Bool()) 514 val frontend_trigger = new FrontendTdataDistributeIO() 515 val mem_trigger = new MemTdataDistributeIO() 516 val trigger_enable = Output(Vec(10, Bool())) 517} 518 519class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 520 // CSR has been written by csr inst, copies of csr should be updated 521 val w = ValidIO(new Bundle { 522 val addr = Output(UInt(12.W)) 523 val data = Output(UInt(XLEN.W)) 524 }) 525} 526 527class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 528 // Request csr to be updated 529 // 530 // Note that this request will ONLY update CSR Module it self, 531 // copies of csr will NOT be updated, use it with care! 532 // 533 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 534 val w = ValidIO(new Bundle { 535 val addr = Output(UInt(12.W)) 536 val data = Output(UInt(XLEN.W)) 537 }) 538 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 539 when(valid){ 540 w.bits.addr := addr 541 w.bits.data := data 542 } 543 println("Distributed CSR update req registered for " + src_description) 544 } 545} 546 547class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 548 // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 549 val source = Output(new Bundle() { 550 val tag = Bool() // l1 tag array 551 val data = Bool() // l1 data array 552 val l2 = Bool() 553 }) 554 val opType = Output(new Bundle() { 555 val fetch = Bool() 556 val load = Bool() 557 val store = Bool() 558 val probe = Bool() 559 val release = Bool() 560 val atom = Bool() 561 }) 562 val paddr = Output(UInt(PAddrBits.W)) 563 564 // report error and paddr to beu 565 // bus error unit will receive error info iff ecc_error.valid 566 val report_to_beu = Output(Bool()) 567 568 // there is an valid error 569 // l1 cache error will always be report to CACHE_ERROR csr 570 val valid = Output(Bool()) 571 572 def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 573 val beu_info = Wire(new L1BusErrorUnitInfo) 574 beu_info.ecc_error.valid := report_to_beu 575 beu_info.ecc_error.bits := paddr 576 beu_info 577 } 578} 579 580/* TODO how to trigger on next inst? 5811. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 5822. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 583xret csr to pc + 4/ + 2 5842.5 The problem is to let it commit. This is the real TODO 5853. If it is load and hit before just treat it as regular load exception 586 */ 587 588// This bundle carries trigger hit info along the pipeline 589// Now there are 10 triggers divided into 5 groups of 2 590// These groups are 591// (if if) (store store) (load loid) (if store) (if load) 592 593// Triggers in the same group can chain, meaning that they only 594// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 595// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 596// Timing of 0 means trap at current inst, 1 means trap at next inst 597// Chaining and timing and the validness of a trigger is controlled by csr 598// In two chained triggers, if they have different timing, both won't fire 599//class TriggerCf (implicit p: Parameters) extends XSBundle { 600// val triggerHitVec = Vec(10, Bool()) 601// val triggerTiming = Vec(10, Bool()) 602// val triggerChainVec = Vec(5, Bool()) 603//} 604 605class TriggerCf(implicit p: Parameters) extends XSBundle { 606 // frontend 607 val frontendHit = Vec(4, Bool()) 608// val frontendTiming = Vec(4, Bool()) 609// val frontendHitNext = Vec(4, Bool()) 610 611// val frontendException = Bool() 612 // backend 613 val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 614 val backendHit = Vec(6, Bool()) 615// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 616 617 // Two situations not allowed: 618 // 1. load data comparison 619 // 2. store chaining with store 620 def getHitFrontend = frontendHit.reduce(_ || _) 621 def getHitBackend = backendHit.reduce(_ || _) 622 def hit = getHitFrontend || getHitBackend 623 def clear(): Unit = { 624 frontendHit.foreach(_ := false.B) 625 backendEn.foreach(_ := false.B) 626 backendHit.foreach(_ := false.B) 627 } 628} 629 630// these 3 bundles help distribute trigger control signals from CSR 631// to Frontend, Load and Store. 632class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 633 val t = Valid(new Bundle { 634 val addr = Output(UInt(2.W)) 635 val tdata = new MatchTriggerIO 636 }) 637 } 638 639class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 640 val t = Valid(new Bundle { 641 val addr = Output(UInt(3.W)) 642 val tdata = new MatchTriggerIO 643 }) 644} 645 646class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 647 val matchType = Output(UInt(2.W)) 648 val select = Output(Bool()) 649 val timing = Output(Bool()) 650 val action = Output(Bool()) 651 val chain = Output(Bool()) 652 val tdata2 = Output(UInt(64.W)) 653} 654