1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util.BitPat.bitPatToUInt 22import chisel3.util._ 23import utility._ 24import utils._ 25import xiangshan.backend.ctrlblock.CtrlToFtqIO 26import xiangshan.backend.decode.{ImmUnion, XDecode} 27import xiangshan.backend.fu.FuType 28import xiangshan.backend.rob.RobPtr 29import xiangshan.frontend._ 30import xiangshan.mem.{LqPtr, SqPtr} 31import xiangshan.backend.Bundles.DynInst 32import xiangshan.backend.fu.vector.Bundles.VType 33 34class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 35 val valid = Bool() 36 val bits = gen.cloneType.asInstanceOf[T] 37 38} 39 40object ValidUndirectioned { 41 def apply[T <: Data](gen: T) = { 42 new ValidUndirectioned[T](gen) 43 } 44} 45 46object RSFeedbackType { 47 val tlbMiss = 0.U(4.W) 48 val mshrFull = 1.U(4.W) 49 val dataInvalid = 2.U(4.W) 50 val bankConflict = 3.U(4.W) 51 val ldVioCheckRedo = 4.U(4.W) 52 val feedbackInvalid = 7.U(4.W) 53 val issueSuccess = 8.U(4.W) 54 val rfArbitFail = 9.U(4.W) 55 val fuIdle = 10.U(4.W) 56 val fuBusy = 11.U(4.W) 57 58 def apply() = UInt(4.W) 59 60 def isStageSuccess(feedbackType: UInt) = { 61 feedbackType === issueSuccess 62 } 63 64 def isBlocked(feedbackType: UInt) = { 65 feedbackType === rfArbitFail || feedbackType === fuBusy || feedbackType === feedbackInvalid 66 } 67} 68 69class PredictorAnswer(implicit p: Parameters) extends XSBundle { 70 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 71 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 72 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 73} 74 75class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 76 // from backend 77 val pc = UInt(VAddrBits.W) 78 // frontend -> backend -> frontend 79 val pd = new PreDecodeInfo 80 val rasSp = UInt(log2Up(RasSize).W) 81 val rasEntry = new RASEntry 82 // val hist = new ShiftingGlobalHistory 83 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 84 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 85 val lastBrNumOH = UInt((numBr+1).W) 86 val ghr = UInt(UbtbGHRLength.W) 87 val histPtr = new CGHPtr 88 val specCnt = Vec(numBr, UInt(10.W)) 89 // need pipeline update 90 val br_hit = Bool() 91 val predTaken = Bool() 92 val target = UInt(VAddrBits.W) 93 val taken = Bool() 94 val isMisPred = Bool() 95 val shift = UInt((log2Ceil(numBr)+1).W) 96 val addIntoHist = Bool() 97 98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 99 // this.hist := entry.ghist 100 this.folded_hist := entry.folded_hist 101 this.lastBrNumOH := entry.lastBrNumOH 102 this.afhob := entry.afhob 103 this.histPtr := entry.histPtr 104 this.rasSp := entry.rasSp 105 this.rasEntry := entry.rasTop 106 this 107 } 108} 109 110// Dequeue DecodeWidth insts from Ibuffer 111class CtrlFlow(implicit p: Parameters) extends XSBundle { 112 val instr = UInt(32.W) 113 val pc = UInt(VAddrBits.W) 114 val foldpc = UInt(MemPredPCWidth.W) 115 val exceptionVec = ExceptionVec() 116 val trigger = new TriggerCf 117 val pd = new PreDecodeInfo 118 val pred_taken = Bool() 119 val crossPageIPFFix = Bool() 120 val storeSetHit = Bool() // inst has been allocated an store set 121 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 122 // Load wait is needed 123 // load inst will not be executed until former store (predicted by mdp) addr calcuated 124 val loadWaitBit = Bool() 125 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 126 // load inst will not be executed until ALL former store addr calcuated 127 val loadWaitStrict = Bool() 128 val ssid = UInt(SSIDWidth.W) 129 val ftqPtr = new FtqPtr 130 val ftqOffset = UInt(log2Up(PredictWidth).W) 131} 132 133 134class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 135 val isAddSub = Bool() // swap23 136 val typeTagIn = UInt(1.W) 137 val typeTagOut = UInt(1.W) 138 val fromInt = Bool() 139 val wflags = Bool() 140 val fpWen = Bool() 141 val fmaCmd = UInt(2.W) 142 val div = Bool() 143 val sqrt = Bool() 144 val fcvt = Bool() 145 val typ = UInt(2.W) 146 val fmt = UInt(2.W) 147 val ren3 = Bool() //TODO: remove SrcType.fp 148 val rm = UInt(3.W) 149} 150 151// Decode DecodeWidth insts at Decode Stage 152class CtrlSignals(implicit p: Parameters) extends XSBundle { 153 val debug_globalID = UInt(XLEN.W) 154 val srcType = Vec(4, SrcType()) 155 val lsrc = Vec(4, UInt(6.W)) 156 val ldest = UInt(6.W) 157 val fuType = FuType() 158 val fuOpType = FuOpType() 159 val rfWen = Bool() 160 val fpWen = Bool() 161 val vecWen = Bool() 162 val isXSTrap = Bool() 163 val noSpecExec = Bool() // wait forward 164 val blockBackward = Bool() // block backward 165 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 166 val uopDivType = UopDivType() 167 val selImm = SelImm() 168 val imm = UInt(ImmUnion.maxLen.W) 169 val commitType = CommitType() 170 val fpu = new FPUCtrlSignals 171 val uopIdx = UInt(5.W) 172 val isMove = Bool() 173 val singleStep = Bool() 174 // This inst will flush all the pipe when it is the oldest inst in ROB, 175 // then replay from this inst itself 176 val replayInst = Bool() 177 178 private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 179 isXSTrap, noSpecExec, blockBackward, flushPipe, uopDivType, selImm) 180 181 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 182 val decoder: Seq[UInt] = ListLookup( 183 inst, XDecode.decodeDefault.map(bitPatToUInt), 184 table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray 185 ) 186 allSignals zip decoder foreach { case (s, d) => s := d } 187 commitType := DontCare 188 this 189 } 190 191 def decode(bit: List[BitPat]): CtrlSignals = { 192 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 193 this 194 } 195 196 def isWFI: Bool = fuType === FuType.csr.U && fuOpType === CSROpType.wfi 197 def isSoftPrefetch: Bool = { 198 fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 199 } 200} 201 202class CfCtrl(implicit p: Parameters) extends XSBundle { 203 val cf = new CtrlFlow 204 val ctrl = new CtrlSignals 205} 206 207class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 208 val eliminatedMove = Bool() 209 // val fetchTime = UInt(XLEN.W) 210 val renameTime = UInt(XLEN.W) 211 val dispatchTime = UInt(XLEN.W) 212 val enqRsTime = UInt(XLEN.W) 213 val selectTime = UInt(XLEN.W) 214 val issueTime = UInt(XLEN.W) 215 val writebackTime = UInt(XLEN.W) 216 // val commitTime = UInt(XLEN.W) 217 val runahead_checkpoint_id = UInt(XLEN.W) 218 val tlbFirstReqTime = UInt(XLEN.W) 219 val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 220} 221 222// Separate LSQ 223class LSIdx(implicit p: Parameters) extends XSBundle { 224 val lqIdx = new LqPtr 225 val sqIdx = new SqPtr 226} 227 228// CfCtrl -> MicroOp at Rename Stage 229class MicroOp(implicit p: Parameters) extends CfCtrl { 230 val srcState = Vec(4, SrcState()) 231 val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 232 val pdest = UInt(PhyRegIdxWidth.W) 233 val old_pdest = UInt(PhyRegIdxWidth.W) 234 val robIdx = new RobPtr 235 val lqIdx = new LqPtr 236 val sqIdx = new SqPtr 237 val eliminatedMove = Bool() 238 val debugInfo = new PerfDebugInfo 239 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 240 val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 241 val readReg = if (isFp) { 242 ctrl.srcType(index) === SrcType.fp 243 } else { 244 ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 245 } 246 readReg && stateReady 247 } 248 def srcIsReady: Vec[Bool] = { 249 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 250 } 251 def clearExceptions( 252 exceptionBits: Seq[Int] = Seq(), 253 flushPipe: Boolean = false, 254 replayInst: Boolean = false 255 ): MicroOp = { 256 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 257 if (!flushPipe) { ctrl.flushPipe := false.B } 258 if (!replayInst) { ctrl.replayInst := false.B } 259 this 260 } 261} 262 263class Redirect(implicit p: Parameters) extends XSBundle { 264 val robIdx = new RobPtr 265 val ftqIdx = new FtqPtr 266 val ftqOffset = UInt(log2Up(PredictWidth).W) 267 val level = RedirectLevel() 268 val interrupt = Bool() 269 val cfiUpdate = new CfiUpdateInfo 270 271 val stFtqIdx = new FtqPtr // for load violation predict 272 val stFtqOffset = UInt(log2Up(PredictWidth).W) 273 274 val debug_runahead_checkpoint_id = UInt(64.W) 275 276 def flushItself() = RedirectLevel.flushItself(level) 277} 278 279class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 280 // NOTE: set isInt and isFp both to 'false' when invalid 281 val isInt = Bool() 282 val isFp = Bool() 283 val preg = UInt(PhyRegIdxWidth.W) 284} 285 286class DebugBundle(implicit p: Parameters) extends XSBundle { 287 val isMMIO = Bool() 288 val isPerfCnt = Bool() 289 val paddr = UInt(PAddrBits.W) 290 val vaddr = UInt(VAddrBits.W) 291 /* add L/S inst info in EXU */ 292 // val L1toL2TlbLatency = UInt(XLEN.W) 293 // val levelTlbHit = UInt(2.W) 294} 295 296class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 297 val mtip = Input(Bool()) 298 val msip = Input(Bool()) 299 val meip = Input(Bool()) 300 val seip = Input(Bool()) 301 val debug = Input(Bool()) 302} 303 304class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 305 val exception = Flipped(ValidIO(new DynInst)) 306 val isInterrupt = Input(Bool()) 307 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 308 val trapTarget = Output(UInt(VAddrBits.W)) 309 val externalInterrupt = new ExternalInterruptIO 310 val interrupt = Output(Bool()) 311} 312 313class RobCommitInfo(implicit p: Parameters) extends XSBundle { 314 val ldest = UInt(6.W) 315 val rfWen = Bool() 316 val fpWen = Bool() 317 val vecWen = Bool() 318 val wflags = Bool() 319 val commitType = CommitType() 320 val pdest = UInt(PhyRegIdxWidth.W) 321 val old_pdest = UInt(PhyRegIdxWidth.W) 322 val ftqIdx = new FtqPtr 323 val ftqOffset = UInt(log2Up(PredictWidth).W) 324 val isMove = Bool() 325 326 // these should be optimized for synthesis verilog 327 val pc = UInt(VAddrBits.W) 328 329 val vtype = new VType 330 val isVset = Bool() 331 val firstUop = Bool() 332 val lastUop = Bool() 333} 334 335class RobCommitIO(implicit p: Parameters) extends XSBundle { 336 val isCommit = Bool() 337 val commitValid = Vec(CommitWidth, Bool()) 338 339 val isWalk = Bool() 340 // valid bits optimized for walk 341 val walkValid = Vec(CommitWidth, Bool()) 342 343 val info = Vec(CommitWidth, new RobCommitInfo) 344 345 def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 346 def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 347} 348 349class RSFeedback(implicit p: Parameters) extends XSBundle { 350 val rsIdx = UInt(log2Up(IQSizeMax).W) 351 val hit = Bool() 352 val flushState = Bool() 353 val sourceType = RSFeedbackType() 354 val dataInvalidSqIdx = new SqPtr 355} 356 357class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 358 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 359 // for instance: MemRSFeedbackIO()(updateP) 360 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 361 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 362} 363 364class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 365 // to backend end 366 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 367 val fromFtq = new FtqToCtrlIO 368 // from backend 369 val toFtq = Flipped(new CtrlToFtqIO) 370} 371 372class SatpStruct(implicit p: Parameters) extends XSBundle { 373 val mode = UInt(4.W) 374 val asid = UInt(16.W) 375 val ppn = UInt(44.W) 376} 377 378class TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 379 val changed = Bool() 380 381 def apply(satp_value: UInt): Unit = { 382 require(satp_value.getWidth == XLEN) 383 val sa = satp_value.asTypeOf(new SatpStruct) 384 mode := sa.mode 385 asid := sa.asid 386 ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 387 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 388 } 389} 390 391class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 392 val satp = new TlbSatpBundle() 393 val priv = new Bundle { 394 val mxr = Bool() 395 val sum = Bool() 396 val imode = UInt(2.W) 397 val dmode = UInt(2.W) 398 } 399 400 override def toPrintable: Printable = { 401 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 402 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 403 } 404} 405 406class SfenceBundle(implicit p: Parameters) extends XSBundle { 407 val valid = Bool() 408 val bits = new Bundle { 409 val rs1 = Bool() 410 val rs2 = Bool() 411 val addr = UInt(VAddrBits.W) 412 val asid = UInt(AsidLength.W) 413 val flushPipe = Bool() 414 } 415 416 override def toPrintable: Printable = { 417 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 418 } 419} 420 421// Bundle for load violation predictor updating 422class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 423 val valid = Bool() 424 425 // wait table update 426 val waddr = UInt(MemPredPCWidth.W) 427 val wdata = Bool() // true.B by default 428 429 // store set update 430 // by default, ldpc/stpc should be xor folded 431 val ldpc = UInt(MemPredPCWidth.W) 432 val stpc = UInt(MemPredPCWidth.W) 433} 434 435class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 436 // Prefetcher 437 val l1I_pf_enable = Output(Bool()) 438 val l2_pf_enable = Output(Bool()) 439 val l1D_pf_enable = Output(Bool()) 440 val l1D_pf_train_on_hit = Output(Bool()) 441 val l1D_pf_enable_agt = Output(Bool()) 442 val l1D_pf_enable_pht = Output(Bool()) 443 val l1D_pf_active_threshold = Output(UInt(4.W)) 444 val l1D_pf_active_stride = Output(UInt(6.W)) 445 val l1D_pf_enable_stride = Output(Bool()) 446 val l2_pf_store_only = Output(Bool()) 447 // ICache 448 val icache_parity_enable = Output(Bool()) 449 // Labeled XiangShan 450 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 451 // Load violation predictor 452 val lvpred_disable = Output(Bool()) 453 val no_spec_load = Output(Bool()) 454 val storeset_wait_store = Output(Bool()) 455 val storeset_no_fast_wakeup = Output(Bool()) 456 val lvpred_timeout = Output(UInt(5.W)) 457 // Branch predictor 458 val bp_ctrl = Output(new BPUCtrl) 459 // Memory Block 460 val sbuffer_threshold = Output(UInt(4.W)) 461 val ldld_vio_check_enable = Output(Bool()) 462 val soft_prefetch_enable = Output(Bool()) 463 val cache_error_enable = Output(Bool()) 464 val uncache_write_outstanding_enable = Output(Bool()) 465 // Rename 466 val fusion_enable = Output(Bool()) 467 val wfi_enable = Output(Bool()) 468 // Decode 469 val svinval_enable = Output(Bool()) 470 471 // distribute csr write signal 472 val distribute_csr = new DistributedCSRIO() 473 474 val singlestep = Output(Bool()) 475 val frontend_trigger = new FrontendTdataDistributeIO() 476 val mem_trigger = new MemTdataDistributeIO() 477 val trigger_enable = Output(Vec(10, Bool())) 478} 479 480class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 481 // CSR has been written by csr inst, copies of csr should be updated 482 val w = ValidIO(new Bundle { 483 val addr = Output(UInt(12.W)) 484 val data = Output(UInt(XLEN.W)) 485 }) 486} 487 488class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 489 // Request csr to be updated 490 // 491 // Note that this request will ONLY update CSR Module it self, 492 // copies of csr will NOT be updated, use it with care! 493 // 494 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 495 val w = ValidIO(new Bundle { 496 val addr = Output(UInt(12.W)) 497 val data = Output(UInt(XLEN.W)) 498 }) 499 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 500 when(valid){ 501 w.bits.addr := addr 502 w.bits.data := data 503 } 504 println("Distributed CSR update req registered for " + src_description) 505 } 506} 507 508class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 509 // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 510 val source = Output(new Bundle() { 511 val tag = Bool() // l1 tag array 512 val data = Bool() // l1 data array 513 val l2 = Bool() 514 }) 515 val opType = Output(new Bundle() { 516 val fetch = Bool() 517 val load = Bool() 518 val store = Bool() 519 val probe = Bool() 520 val release = Bool() 521 val atom = Bool() 522 }) 523 val paddr = Output(UInt(PAddrBits.W)) 524 525 // report error and paddr to beu 526 // bus error unit will receive error info iff ecc_error.valid 527 val report_to_beu = Output(Bool()) 528 529 // there is an valid error 530 // l1 cache error will always be report to CACHE_ERROR csr 531 val valid = Output(Bool()) 532 533 def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 534 val beu_info = Wire(new L1BusErrorUnitInfo) 535 beu_info.ecc_error.valid := report_to_beu 536 beu_info.ecc_error.bits := paddr 537 beu_info 538 } 539} 540 541/* TODO how to trigger on next inst? 5421. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 5432. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 544xret csr to pc + 4/ + 2 5452.5 The problem is to let it commit. This is the real TODO 5463. If it is load and hit before just treat it as regular load exception 547 */ 548 549// This bundle carries trigger hit info along the pipeline 550// Now there are 10 triggers divided into 5 groups of 2 551// These groups are 552// (if if) (store store) (load loid) (if store) (if load) 553 554// Triggers in the same group can chain, meaning that they only 555// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 556// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 557// Timing of 0 means trap at current inst, 1 means trap at next inst 558// Chaining and timing and the validness of a trigger is controlled by csr 559// In two chained triggers, if they have different timing, both won't fire 560//class TriggerCf (implicit p: Parameters) extends XSBundle { 561// val triggerHitVec = Vec(10, Bool()) 562// val triggerTiming = Vec(10, Bool()) 563// val triggerChainVec = Vec(5, Bool()) 564//} 565 566class TriggerCf(implicit p: Parameters) extends XSBundle { 567 // frontend 568 val frontendHit = Vec(4, Bool()) 569// val frontendTiming = Vec(4, Bool()) 570// val frontendHitNext = Vec(4, Bool()) 571 572// val frontendException = Bool() 573 // backend 574 val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 575 val backendHit = Vec(6, Bool()) 576// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 577 578 // Two situations not allowed: 579 // 1. load data comparison 580 // 2. store chaining with store 581 def getHitFrontend = frontendHit.reduce(_ || _) 582 def getHitBackend = backendHit.reduce(_ || _) 583 def hit = getHitFrontend || getHitBackend 584 def clear(): Unit = { 585 frontendHit.foreach(_ := false.B) 586 backendEn.foreach(_ := false.B) 587 backendHit.foreach(_ := false.B) 588 } 589} 590 591// these 3 bundles help distribute trigger control signals from CSR 592// to Frontend, Load and Store. 593class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 594 val t = Valid(new Bundle { 595 val addr = Output(UInt(2.W)) 596 val tdata = new MatchTriggerIO 597 }) 598 } 599 600class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 601 val t = Valid(new Bundle { 602 val addr = Output(UInt(3.W)) 603 val tdata = new MatchTriggerIO 604 }) 605} 606 607class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 608 val matchType = Output(UInt(2.W)) 609 val select = Output(Bool()) 610 val timing = Output(Bool()) 611 val action = Output(Bool()) 612 val chain = Output(Bool()) 613 val tdata2 = Output(UInt(64.W)) 614} 615