1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import utils._ 35import utility._ 36 37import scala.math.max 38import Chisel.experimental.chiselName 39import chipsalliance.rocketchip.config.Parameters 40import chisel3.util.BitPat.bitPatToUInt 41import xiangshan.backend.exu.ExuConfig 42import xiangshan.backend.fu.PMPEntry 43import xiangshan.frontend.Ftq_Redirect_SRAMEntry 44import xiangshan.frontend.AllFoldedHistories 45import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 46 47class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 48 val valid = Bool() 49 val bits = gen.cloneType.asInstanceOf[T] 50 51} 52 53object ValidUndirectioned { 54 def apply[T <: Data](gen: T) = { 55 new ValidUndirectioned[T](gen) 56 } 57} 58 59object RSFeedbackType { 60 val tlbMiss = 0.U(3.W) 61 val mshrFull = 1.U(3.W) 62 val dataInvalid = 2.U(3.W) 63 val bankConflict = 3.U(3.W) 64 val ldVioCheckRedo = 4.U(3.W) 65 66 val feedbackInvalid = 7.U(3.W) 67 68 def apply() = UInt(3.W) 69} 70 71class PredictorAnswer(implicit p: Parameters) extends XSBundle { 72 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 73 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 74 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 75} 76 77class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 78 // from backend 79 val pc = UInt(VAddrBits.W) 80 // frontend -> backend -> frontend 81 val pd = new PreDecodeInfo 82 val rasSp = UInt(log2Up(RasSize).W) 83 val rasEntry = new RASEntry 84 // val hist = new ShiftingGlobalHistory 85 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 86 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 87 val lastBrNumOH = UInt((numBr+1).W) 88 val ghr = UInt(UbtbGHRLength.W) 89 val histPtr = new CGHPtr 90 val specCnt = Vec(numBr, UInt(10.W)) 91 // need pipeline update 92 val br_hit = Bool() 93 val predTaken = Bool() 94 val target = UInt(VAddrBits.W) 95 val taken = Bool() 96 val isMisPred = Bool() 97 val shift = UInt((log2Ceil(numBr)+1).W) 98 val addIntoHist = Bool() 99 100 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 101 // this.hist := entry.ghist 102 this.folded_hist := entry.folded_hist 103 this.lastBrNumOH := entry.lastBrNumOH 104 this.afhob := entry.afhob 105 this.histPtr := entry.histPtr 106 this.rasSp := entry.rasSp 107 this.rasEntry := entry.rasTop 108 this 109 } 110} 111 112// Dequeue DecodeWidth insts from Ibuffer 113class CtrlFlow(implicit p: Parameters) extends XSBundle { 114 val instr = UInt(32.W) 115 val pc = UInt(VAddrBits.W) 116 val foldpc = UInt(MemPredPCWidth.W) 117 val exceptionVec = ExceptionVec() 118 val trigger = new TriggerCf 119 val pd = new PreDecodeInfo 120 val pred_taken = Bool() 121 val crossPageIPFFix = Bool() 122 val storeSetHit = Bool() // inst has been allocated an store set 123 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 124 // Load wait is needed 125 // load inst will not be executed until former store (predicted by mdp) addr calcuated 126 val loadWaitBit = Bool() 127 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 128 // load inst will not be executed until ALL former store addr calcuated 129 val loadWaitStrict = Bool() 130 val ssid = UInt(SSIDWidth.W) 131 val ftqPtr = new FtqPtr 132 val ftqOffset = UInt(log2Up(PredictWidth).W) 133} 134 135 136class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 137 val isAddSub = Bool() // swap23 138 val typeTagIn = UInt(1.W) 139 val typeTagOut = UInt(1.W) 140 val fromInt = Bool() 141 val wflags = Bool() 142 val fpWen = Bool() 143 val fmaCmd = UInt(2.W) 144 val div = Bool() 145 val sqrt = Bool() 146 val fcvt = Bool() 147 val typ = UInt(2.W) 148 val fmt = UInt(2.W) 149 val ren3 = Bool() //TODO: remove SrcType.fp 150 val rm = UInt(3.W) 151} 152 153class VType(implicit p: Parameters) extends XSBundle { 154 val vma = Bool() 155 val vta = Bool() 156 val vsew = UInt(3.W) 157 val vlmul = UInt(3.W) 158} 159 160class VConfig(implicit p: Parameters) extends XSBundle { 161 val vl = UInt(8.W) 162 val vtype = new VType 163} 164 165// Decode DecodeWidth insts at Decode Stage 166class CtrlSignals(implicit p: Parameters) extends XSBundle { 167 val debug_globalID = UInt(XLEN.W) 168 val srcType = Vec(4, SrcType()) 169 val lsrc = Vec(4, UInt(6.W)) 170 val ldest = UInt(6.W) 171 val fuType = FuType() 172 val fuOpType = FuOpType() 173 val rfWen = Bool() 174 val fpWen = Bool() 175 val vecWen = Bool() 176 def fpVecWen = fpWen || vecWen 177 val isXSTrap = Bool() 178 val noSpecExec = Bool() // wait forward 179 val blockBackward = Bool() // block backward 180 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 181 val uopDivType = UopDivType() 182 val selImm = SelImm() 183 val imm = UInt(ImmUnion.maxLen.W) 184 val commitType = CommitType() 185 val fpu = new FPUCtrlSignals 186 val uopIdx = UInt(5.W) 187 val vconfig = new VConfig 188 val isMove = Bool() 189 val singleStep = Bool() 190 // This inst will flush all the pipe when it is the oldest inst in ROB, 191 // then replay from this inst itself 192 val replayInst = Bool() 193 194 private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 195 isXSTrap, noSpecExec, blockBackward, flushPipe, uopDivType, selImm) 196 197 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 198 val decoder: Seq[UInt] = ListLookup( 199 inst, XDecode.decodeDefault.map(bitPatToUInt), 200 table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray 201 ) 202 allSignals zip decoder foreach { case (s, d) => s := d } 203 commitType := DontCare 204 this 205 } 206 207 def decode(bit: List[BitPat]): CtrlSignals = { 208 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 209 this 210 } 211 212 def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 213 def isSoftPrefetch: Bool = { 214 fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 215 } 216} 217 218class CfCtrl(implicit p: Parameters) extends XSBundle { 219 val cf = new CtrlFlow 220 val ctrl = new CtrlSignals 221} 222 223class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 224 val eliminatedMove = Bool() 225 // val fetchTime = UInt(XLEN.W) 226 val renameTime = UInt(XLEN.W) 227 val dispatchTime = UInt(XLEN.W) 228 val enqRsTime = UInt(XLEN.W) 229 val selectTime = UInt(XLEN.W) 230 val issueTime = UInt(XLEN.W) 231 val writebackTime = UInt(XLEN.W) 232 // val commitTime = UInt(XLEN.W) 233 val runahead_checkpoint_id = UInt(XLEN.W) 234 val tlbFirstReqTime = UInt(XLEN.W) 235 val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 236} 237 238// Separate LSQ 239class LSIdx(implicit p: Parameters) extends XSBundle { 240 val lqIdx = new LqPtr 241 val sqIdx = new SqPtr 242} 243 244// CfCtrl -> MicroOp at Rename Stage 245class MicroOp(implicit p: Parameters) extends CfCtrl { 246 val srcState = Vec(4, SrcState()) 247 val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 248 val pdest = UInt(PhyRegIdxWidth.W) 249 val old_pdest = UInt(PhyRegIdxWidth.W) 250 val robIdx = new RobPtr 251 val lqIdx = new LqPtr 252 val sqIdx = new SqPtr 253 val eliminatedMove = Bool() 254 val debugInfo = new PerfDebugInfo 255 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 256 val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 257 val readReg = if (isFp) { 258 ctrl.srcType(index) === SrcType.fp 259 } else { 260 ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 261 } 262 readReg && stateReady 263 } 264 def srcIsReady: Vec[Bool] = { 265 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 266 } 267 def clearExceptions( 268 exceptionBits: Seq[Int] = Seq(), 269 flushPipe: Boolean = false, 270 replayInst: Boolean = false 271 ): MicroOp = { 272 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 273 if (!flushPipe) { ctrl.flushPipe := false.B } 274 if (!replayInst) { ctrl.replayInst := false.B } 275 this 276 } 277 // Assume only the LUI instruction is decoded with IMM_U in ALU. 278 def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 279 // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 280 def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 281 successor.map{ case (src, srcType) => 282 val pdestMatch = pdest === src 283 // For state: no need to check whether src is x0/imm/pc because they are always ready. 284 val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 285 // FIXME: divide fpMatch and vecMatch then 286 val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 287 val vecMatch = if (exuCfg.readVecRf) ctrl.vecWen else false.B 288 val allIntFpVec = exuCfg.readIntRf && exuCfg.readFpVecRf 289 val allStateMatch = Mux(SrcType.isVp(srcType), vecMatch, Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch)) 290 val stateCond = pdestMatch && (if (allIntFpVec) allStateMatch else rfStateMatch || fpMatch || vecMatch) 291 // For data: types are matched and int pdest is not $zero. 292 val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 293 val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType) || vecMatch && SrcType.isVp(srcType)) 294 (stateCond, dataCond) 295 } 296 } 297 // This MicroOp is used to wakeup another uop (the successor: MicroOp). 298 def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 299 wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 300 } 301 def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 302} 303 304class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 305 val uop = new MicroOp 306} 307 308class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 309 val flag = UInt(1.W) 310} 311 312class Redirect(implicit p: Parameters) extends XSBundle { 313 val robIdx = new RobPtr 314 val ftqIdx = new FtqPtr 315 val ftqOffset = UInt(log2Up(PredictWidth).W) 316 val level = RedirectLevel() 317 val interrupt = Bool() 318 val cfiUpdate = new CfiUpdateInfo 319 320 val stFtqIdx = new FtqPtr // for load violation predict 321 val stFtqOffset = UInt(log2Up(PredictWidth).W) 322 323 val debug_runahead_checkpoint_id = UInt(64.W) 324 325 // def isUnconditional() = RedirectLevel.isUnconditional(level) 326 def flushItself() = RedirectLevel.flushItself(level) 327 // def isException() = RedirectLevel.isException(level) 328} 329 330class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 331 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 332 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 333 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 334} 335 336class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 337 // NOTE: set isInt and isFp both to 'false' when invalid 338 val isInt = Bool() 339 val isFp = Bool() 340 val preg = UInt(PhyRegIdxWidth.W) 341} 342 343class DebugBundle(implicit p: Parameters) extends XSBundle { 344 val isMMIO = Bool() 345 val isPerfCnt = Bool() 346 val paddr = UInt(PAddrBits.W) 347 val vaddr = UInt(VAddrBits.W) 348 /* add L/S inst info in EXU */ 349 // val L1toL2TlbLatency = UInt(XLEN.W) 350 // val levelTlbHit = UInt(2.W) 351} 352 353class ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 354 val dataWidth = if (isVpu) VLEN else XLEN 355 356 val src = Vec(3, UInt(dataWidth.W)) 357} 358 359class ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 360 val dataWidth = if (isVpu) VLEN else XLEN 361 362 val data = UInt(dataWidth.W) 363 val fflags = UInt(5.W) 364 val redirectValid = Bool() 365 val redirect = new Redirect 366 val debug = new DebugBundle 367} 368 369class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 370 val mtip = Input(Bool()) 371 val msip = Input(Bool()) 372 val meip = Input(Bool()) 373 val seip = Input(Bool()) 374 val debug = Input(Bool()) 375} 376 377class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 378 val exception = Flipped(ValidIO(new MicroOp)) 379 val isInterrupt = Input(Bool()) 380 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 381 val trapTarget = Output(UInt(VAddrBits.W)) 382 val externalInterrupt = new ExternalInterruptIO 383 val interrupt = Output(Bool()) 384} 385 386class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 387 val isInterrupt = Bool() 388} 389 390class RobCommitInfo(implicit p: Parameters) extends XSBundle { 391 val ldest = UInt(6.W) 392 val rfWen = Bool() 393 val fpWen = Bool() 394 val vecWen = Bool() 395 def fpVecWen = fpWen || vecWen 396 val wflags = Bool() 397 val commitType = CommitType() 398 val pdest = UInt(PhyRegIdxWidth.W) 399 val old_pdest = UInt(PhyRegIdxWidth.W) 400 val ftqIdx = new FtqPtr 401 val ftqOffset = UInt(log2Up(PredictWidth).W) 402 val isMove = Bool() 403 404 // these should be optimized for synthesis verilog 405 val pc = UInt(VAddrBits.W) 406 407 val uopIdx = UInt(5.W) 408 val vconfig = new VConfig 409} 410 411class RobCommitIO(implicit p: Parameters) extends XSBundle { 412 val isCommit = Bool() 413 val commitValid = Vec(CommitWidth, Bool()) 414 415 val isWalk = Bool() 416 // valid bits optimized for walk 417 val walkValid = Vec(CommitWidth, Bool()) 418 419 val info = Vec(CommitWidth, new RobCommitInfo) 420 421 def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 422 def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 423} 424 425class RSFeedback(implicit p: Parameters) extends XSBundle { 426 val rsIdx = UInt(log2Up(IssQueSize).W) 427 val hit = Bool() 428 val flushState = Bool() 429 val sourceType = RSFeedbackType() 430 val dataInvalidSqIdx = new SqPtr 431} 432 433class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 434 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 435 // for instance: MemRSFeedbackIO()(updateP) 436 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 437 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 438 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 439 val isFirstIssue = Input(Bool()) 440} 441 442class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 443 // to backend end 444 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 445 val fromFtq = new FtqToCtrlIO 446 // from backend 447 val toFtq = Flipped(new CtrlToFtqIO) 448} 449 450class SatpStruct(implicit p: Parameters) extends XSBundle { 451 val mode = UInt(4.W) 452 val asid = UInt(16.W) 453 val ppn = UInt(44.W) 454} 455 456class TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 457 val changed = Bool() 458 459 def apply(satp_value: UInt): Unit = { 460 require(satp_value.getWidth == XLEN) 461 val sa = satp_value.asTypeOf(new SatpStruct) 462 mode := sa.mode 463 asid := sa.asid 464 ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 465 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 466 } 467} 468 469class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 470 val satp = new TlbSatpBundle() 471 val priv = new Bundle { 472 val mxr = Bool() 473 val sum = Bool() 474 val imode = UInt(2.W) 475 val dmode = UInt(2.W) 476 } 477 478 override def toPrintable: Printable = { 479 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 480 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 481 } 482} 483 484class SfenceBundle(implicit p: Parameters) extends XSBundle { 485 val valid = Bool() 486 val bits = new Bundle { 487 val rs1 = Bool() 488 val rs2 = Bool() 489 val addr = UInt(VAddrBits.W) 490 val asid = UInt(AsidLength.W) 491 val flushPipe = Bool() 492 } 493 494 override def toPrintable: Printable = { 495 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 496 } 497} 498 499// Bundle for load violation predictor updating 500class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 501 val valid = Bool() 502 503 // wait table update 504 val waddr = UInt(MemPredPCWidth.W) 505 val wdata = Bool() // true.B by default 506 507 // store set update 508 // by default, ldpc/stpc should be xor folded 509 val ldpc = UInt(MemPredPCWidth.W) 510 val stpc = UInt(MemPredPCWidth.W) 511} 512 513class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 514 // Prefetcher 515 val l1I_pf_enable = Output(Bool()) 516 val l2_pf_enable = Output(Bool()) 517 val l1D_pf_enable = Output(Bool()) 518 val l1D_pf_train_on_hit = Output(Bool()) 519 val l1D_pf_enable_agt = Output(Bool()) 520 val l1D_pf_enable_pht = Output(Bool()) 521 val l1D_pf_active_threshold = Output(UInt(4.W)) 522 val l1D_pf_active_stride = Output(UInt(6.W)) 523 val l1D_pf_enable_stride = Output(Bool()) 524 val l2_pf_store_only = Output(Bool()) 525 // ICache 526 val icache_parity_enable = Output(Bool()) 527 // Labeled XiangShan 528 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 529 // Load violation predictor 530 val lvpred_disable = Output(Bool()) 531 val no_spec_load = Output(Bool()) 532 val storeset_wait_store = Output(Bool()) 533 val storeset_no_fast_wakeup = Output(Bool()) 534 val lvpred_timeout = Output(UInt(5.W)) 535 // Branch predictor 536 val bp_ctrl = Output(new BPUCtrl) 537 // Memory Block 538 val sbuffer_threshold = Output(UInt(4.W)) 539 val ldld_vio_check_enable = Output(Bool()) 540 val soft_prefetch_enable = Output(Bool()) 541 val cache_error_enable = Output(Bool()) 542 val uncache_write_outstanding_enable = Output(Bool()) 543 // Rename 544 val fusion_enable = Output(Bool()) 545 val wfi_enable = Output(Bool()) 546 // Decode 547 val svinval_enable = Output(Bool()) 548 549 // distribute csr write signal 550 val distribute_csr = new DistributedCSRIO() 551 552 val singlestep = Output(Bool()) 553 val frontend_trigger = new FrontendTdataDistributeIO() 554 val mem_trigger = new MemTdataDistributeIO() 555 val trigger_enable = Output(Vec(10, Bool())) 556} 557 558class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 559 // CSR has been written by csr inst, copies of csr should be updated 560 val w = ValidIO(new Bundle { 561 val addr = Output(UInt(12.W)) 562 val data = Output(UInt(XLEN.W)) 563 }) 564} 565 566class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 567 // Request csr to be updated 568 // 569 // Note that this request will ONLY update CSR Module it self, 570 // copies of csr will NOT be updated, use it with care! 571 // 572 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 573 val w = ValidIO(new Bundle { 574 val addr = Output(UInt(12.W)) 575 val data = Output(UInt(XLEN.W)) 576 }) 577 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 578 when(valid){ 579 w.bits.addr := addr 580 w.bits.data := data 581 } 582 println("Distributed CSR update req registered for " + src_description) 583 } 584} 585 586class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 587 // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 588 val source = Output(new Bundle() { 589 val tag = Bool() // l1 tag array 590 val data = Bool() // l1 data array 591 val l2 = Bool() 592 }) 593 val opType = Output(new Bundle() { 594 val fetch = Bool() 595 val load = Bool() 596 val store = Bool() 597 val probe = Bool() 598 val release = Bool() 599 val atom = Bool() 600 }) 601 val paddr = Output(UInt(PAddrBits.W)) 602 603 // report error and paddr to beu 604 // bus error unit will receive error info iff ecc_error.valid 605 val report_to_beu = Output(Bool()) 606 607 // there is an valid error 608 // l1 cache error will always be report to CACHE_ERROR csr 609 val valid = Output(Bool()) 610 611 def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 612 val beu_info = Wire(new L1BusErrorUnitInfo) 613 beu_info.ecc_error.valid := report_to_beu 614 beu_info.ecc_error.bits := paddr 615 beu_info 616 } 617} 618 619/* TODO how to trigger on next inst? 6201. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 6212. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 622xret csr to pc + 4/ + 2 6232.5 The problem is to let it commit. This is the real TODO 6243. If it is load and hit before just treat it as regular load exception 625 */ 626 627// This bundle carries trigger hit info along the pipeline 628// Now there are 10 triggers divided into 5 groups of 2 629// These groups are 630// (if if) (store store) (load loid) (if store) (if load) 631 632// Triggers in the same group can chain, meaning that they only 633// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 634// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 635// Timing of 0 means trap at current inst, 1 means trap at next inst 636// Chaining and timing and the validness of a trigger is controlled by csr 637// In two chained triggers, if they have different timing, both won't fire 638//class TriggerCf (implicit p: Parameters) extends XSBundle { 639// val triggerHitVec = Vec(10, Bool()) 640// val triggerTiming = Vec(10, Bool()) 641// val triggerChainVec = Vec(5, Bool()) 642//} 643 644class TriggerCf(implicit p: Parameters) extends XSBundle { 645 // frontend 646 val frontendHit = Vec(4, Bool()) 647// val frontendTiming = Vec(4, Bool()) 648// val frontendHitNext = Vec(4, Bool()) 649 650// val frontendException = Bool() 651 // backend 652 val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 653 val backendHit = Vec(6, Bool()) 654// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 655 656 // Two situations not allowed: 657 // 1. load data comparison 658 // 2. store chaining with store 659 def getHitFrontend = frontendHit.reduce(_ || _) 660 def getHitBackend = backendHit.reduce(_ || _) 661 def hit = getHitFrontend || getHitBackend 662 def clear(): Unit = { 663 frontendHit.foreach(_ := false.B) 664 backendEn.foreach(_ := false.B) 665 backendHit.foreach(_ := false.B) 666 } 667} 668 669// these 3 bundles help distribute trigger control signals from CSR 670// to Frontend, Load and Store. 671class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 672 val t = Valid(new Bundle { 673 val addr = Output(UInt(2.W)) 674 val tdata = new MatchTriggerIO 675 }) 676 } 677 678class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 679 val t = Valid(new Bundle { 680 val addr = Output(UInt(3.W)) 681 val tdata = new MatchTriggerIO 682 }) 683} 684 685class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 686 val matchType = Output(UInt(2.W)) 687 val select = Output(Bool()) 688 val timing = Output(Bool()) 689 val action = Output(Bool()) 690 val chain = Output(Bool()) 691 val tdata2 = Output(UInt(64.W)) 692} 693