xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision a72b131f07300a509f1c6a7ef8f2926105bb8443)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util.BitPat.bitPatToUInt
22import chisel3.util._
23import utility._
24import utils._
25import xiangshan.backend.decode.{ImmUnion, XDecode}
26import xiangshan.backend.fu.FuType
27import xiangshan.backend.rob.RobPtr
28import xiangshan.frontend._
29import xiangshan.mem.{LqPtr, SqPtr}
30import xiangshan.backend.Bundles.{DynInst, UopIdx}
31import xiangshan.backend.fu.vector.Bundles.VType
32import xiangshan.frontend.{AllAheadFoldedHistoryOldestBits, AllFoldedHistories, BPUCtrl, CGHPtr, FtqPtr, FtqToCtrlIO}
33import xiangshan.frontend.{Ftq_Redirect_SRAMEntry, HasBPUParameter, IfuToBackendIO, PreDecodeInfo, RASPtr}
34import xiangshan.cache.HasDCacheParameters
35import utility._
36
37import org.chipsalliance.cde.config.Parameters
38import chisel3.util.BitPat.bitPatToUInt
39import chisel3.util.experimental.decode.EspressoMinimizer
40import xiangshan.backend.CtrlToFtqIO
41import xiangshan.backend.fu.PMPEntry
42import xiangshan.frontend.Ftq_Redirect_SRAMEntry
43import xiangshan.frontend.AllFoldedHistories
44import xiangshan.frontend.AllAheadFoldedHistoryOldestBits
45import xiangshan.frontend.RASPtr
46import xiangshan.backend.rob.RobBundles.RobCommitEntryBundle
47
48class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
49  val valid = Bool()
50  val bits = gen.cloneType.asInstanceOf[T]
51
52}
53
54object ValidUndirectioned {
55  def apply[T <: Data](gen: T) = {
56    new ValidUndirectioned[T](gen)
57  }
58}
59
60object RSFeedbackType {
61  val lrqFull         = 0.U(4.W)
62  val tlbMiss         = 1.U(4.W)
63  val mshrFull        = 2.U(4.W)
64  val dataInvalid     = 3.U(4.W)
65  val bankConflict    = 4.U(4.W)
66  val ldVioCheckRedo  = 5.U(4.W)
67  val feedbackInvalid = 7.U(4.W)
68  val issueSuccess    = 8.U(4.W)
69  val rfArbitFail     = 9.U(4.W)
70  val fuIdle          = 10.U(4.W)
71  val fuBusy          = 11.U(4.W)
72  val fuUncertain     = 12.U(4.W)
73
74  val allTypes = 16
75  def apply() = UInt(4.W)
76
77  def isStageSuccess(feedbackType: UInt) = {
78    feedbackType === issueSuccess
79  }
80
81  def isBlocked(feedbackType: UInt) = {
82    feedbackType === rfArbitFail || feedbackType === fuBusy || feedbackType >= lrqFull && feedbackType <= feedbackInvalid
83  }
84}
85
86class PredictorAnswer(implicit p: Parameters) extends XSBundle {
87  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
88  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
89  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
90}
91
92class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
93  // from backend
94  val pc = UInt(VAddrBits.W)
95  // frontend -> backend -> frontend
96  val pd = new PreDecodeInfo
97  val ssp = UInt(log2Up(RasSize).W)
98  val sctr = UInt(log2Up(RasCtrSize).W)
99  val TOSW = new RASPtr
100  val TOSR = new RASPtr
101  val NOS = new RASPtr
102  val topAddr = UInt(VAddrBits.W)
103  // val hist = new ShiftingGlobalHistory
104  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
105  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
106  val lastBrNumOH = UInt((numBr+1).W)
107  val ghr = UInt(UbtbGHRLength.W)
108  val histPtr = new CGHPtr
109  val specCnt = Vec(numBr, UInt(10.W))
110  // need pipeline update
111  val br_hit = Bool() // if in ftb entry
112  val jr_hit = Bool() // if in ftb entry
113  val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit
114  val predTaken = Bool()
115  val target = UInt(VAddrBits.W)
116  val taken = Bool()
117  val isMisPred = Bool()
118  val shift = UInt((log2Ceil(numBr)+1).W)
119  val addIntoHist = Bool()
120
121  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
122    // this.hist := entry.ghist
123    this.histPtr := entry.histPtr
124    this.ssp := entry.ssp
125    this.sctr := entry.sctr
126    this.TOSW := entry.TOSW
127    this.TOSR := entry.TOSR
128    this.NOS := entry.NOS
129    this.topAddr := entry.topAddr
130    this
131  }
132}
133
134// Dequeue DecodeWidth insts from Ibuffer
135class CtrlFlow(implicit p: Parameters) extends XSBundle {
136  val instr = UInt(32.W)
137  val pc = UInt(VAddrBits.W)
138  val foldpc = UInt(MemPredPCWidth.W)
139  val exceptionVec = ExceptionVec()
140  val trigger = new TriggerCf
141  val pd = new PreDecodeInfo
142  val pred_taken = Bool()
143  val crossPageIPFFix = Bool()
144  val storeSetHit = Bool() // inst has been allocated an store set
145  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
146  // Load wait is needed
147  // load inst will not be executed until former store (predicted by mdp) addr calcuated
148  val loadWaitBit = Bool()
149  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
150  // load inst will not be executed until ALL former store addr calcuated
151  val loadWaitStrict = Bool()
152  val ssid = UInt(SSIDWidth.W)
153  val ftqPtr = new FtqPtr
154  val ftqOffset = UInt(log2Up(PredictWidth).W)
155}
156
157
158class FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
159  val isAddSub = Bool() // swap23
160  val typeTagIn = UInt(1.W)
161  val typeTagOut = UInt(1.W)
162  val fromInt = Bool()
163  val wflags = Bool()
164  val fpWen = Bool()
165  val fmaCmd = UInt(2.W)
166  val div = Bool()
167  val sqrt = Bool()
168  val fcvt = Bool()
169  val typ = UInt(2.W)
170  val fmt = UInt(2.W)
171  val ren3 = Bool() //TODO: remove SrcType.fp
172  val rm = UInt(3.W)
173}
174
175// Decode DecodeWidth insts at Decode Stage
176class CtrlSignals(implicit p: Parameters) extends XSBundle {
177  val debug_globalID = UInt(XLEN.W)
178  val srcType = Vec(4, SrcType())
179  val lsrc = Vec(4, UInt(6.W))
180  val ldest = UInt(6.W)
181  val fuType = FuType()
182  val fuOpType = FuOpType()
183  val rfWen = Bool()
184  val fpWen = Bool()
185  val vecWen = Bool()
186  val isXSTrap = Bool()
187  val noSpecExec = Bool() // wait forward
188  val blockBackward = Bool() // block backward
189  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
190  val uopSplitType = UopSplitType()
191  val selImm = SelImm()
192  val imm = UInt(32.W)
193  val commitType = CommitType()
194  val fpu = new FPUCtrlSignals
195  val uopIdx = UopIdx()
196  val isMove = Bool()
197  val vm = Bool()
198  val singleStep = Bool()
199  // This inst will flush all the pipe when it is the oldest inst in ROB,
200  // then replay from this inst itself
201  val replayInst = Bool()
202  val canRobCompress = Bool()
203
204  private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen,
205    isXSTrap, noSpecExec, blockBackward, flushPipe, canRobCompress, uopSplitType, selImm)
206
207  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
208    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table, EspressoMinimizer)
209    allSignals zip decoder foreach { case (s, d) => s := d }
210    commitType := DontCare
211    this
212  }
213
214  def decode(bit: List[BitPat]): CtrlSignals = {
215    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
216    this
217  }
218
219  def isWFI: Bool = fuType === FuType.csr.U && fuOpType === CSROpType.wfi
220  def isSoftPrefetch: Bool = {
221    fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U
222  }
223  def needWriteRf: Bool = (rfWen && ldest =/= 0.U) || fpWen || vecWen
224  def isHyperInst: Bool = {
225    fuType === FuType.ldu.U && LSUOpType.isHlv(fuOpType) || fuType === FuType.stu.U && LSUOpType.isHsv(fuOpType)
226  }
227}
228
229class CfCtrl(implicit p: Parameters) extends XSBundle {
230  val cf = new CtrlFlow
231  val ctrl = new CtrlSignals
232}
233
234class PerfDebugInfo(implicit p: Parameters) extends XSBundle {
235  val eliminatedMove = Bool()
236  // val fetchTime = UInt(XLEN.W)
237  val renameTime = UInt(XLEN.W)
238  val dispatchTime = UInt(XLEN.W)
239  val enqRsTime = UInt(XLEN.W)
240  val selectTime = UInt(XLEN.W)
241  val issueTime = UInt(XLEN.W)
242  val writebackTime = UInt(XLEN.W)
243  // val commitTime = UInt(XLEN.W)
244  val runahead_checkpoint_id = UInt(XLEN.W)
245  val tlbFirstReqTime = UInt(XLEN.W)
246  val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit)
247}
248
249// Separate LSQ
250class LSIdx(implicit p: Parameters) extends XSBundle {
251  val lqIdx = new LqPtr
252  val sqIdx = new SqPtr
253}
254
255// CfCtrl -> MicroOp at Rename Stage
256class MicroOp(implicit p: Parameters) extends CfCtrl {
257  val srcState = Vec(4, SrcState())
258  val psrc = Vec(4, UInt(PhyRegIdxWidth.W))
259  val pdest = UInt(PhyRegIdxWidth.W)
260  val robIdx = new RobPtr
261  val instrSize = UInt(log2Ceil(RenameWidth + 1).W)
262  val lqIdx = new LqPtr
263  val sqIdx = new SqPtr
264  val eliminatedMove = Bool()
265  val snapshot = Bool()
266  val debugInfo = new PerfDebugInfo
267  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
268    val stateReady = srcState(index) === SrcState.rdy || ignoreState.B
269    val readReg = if (isFp) {
270      ctrl.srcType(index) === SrcType.fp
271    } else {
272      ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U
273    }
274    readReg && stateReady
275  }
276  def srcIsReady: Vec[Bool] = {
277    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
278  }
279  def clearExceptions(
280    exceptionBits: Seq[Int] = Seq(),
281    flushPipe: Boolean = false,
282    replayInst: Boolean = false
283  ): MicroOp = {
284    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
285    if (!flushPipe) { ctrl.flushPipe := false.B }
286    if (!replayInst) { ctrl.replayInst := false.B }
287    this
288  }
289}
290
291class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
292  val uop = new DynInst
293}
294
295class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
296  val flag = UInt(1.W)
297}
298
299class Redirect(implicit p: Parameters) extends XSBundle {
300  val isRVC = Bool()
301  val robIdx = new RobPtr
302  val ftqIdx = new FtqPtr
303  val ftqOffset = UInt(log2Up(PredictWidth).W)
304  val level = RedirectLevel()
305  val interrupt = Bool()
306  val cfiUpdate = new CfiUpdateInfo
307
308  val stFtqIdx = new FtqPtr // for load violation predict
309  val stFtqOffset = UInt(log2Up(PredictWidth).W)
310
311  val debug_runahead_checkpoint_id = UInt(64.W)
312  val debugIsCtrl = Bool()
313  val debugIsMemVio = Bool()
314
315  def flushItself() = RedirectLevel.flushItself(level)
316}
317
318class ResetPregStateReq(implicit p: Parameters) extends XSBundle {
319  // NOTE: set isInt and isFp both to 'false' when invalid
320  val isInt = Bool()
321  val isFp = Bool()
322  val isVec = Bool()
323  val preg = UInt(PhyRegIdxWidth.W)
324}
325
326class DebugBundle(implicit p: Parameters) extends XSBundle {
327  val isMMIO = Bool()
328  val isPerfCnt = Bool()
329  val paddr = UInt(PAddrBits.W)
330  val vaddr = UInt(VAddrBits.W)
331  /* add L/S inst info in EXU */
332  // val L1toL2TlbLatency = UInt(XLEN.W)
333  // val levelTlbHit = UInt(2.W)
334}
335
336class ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
337  val mtip = Input(Bool())
338  val msip = Input(Bool())
339  val meip = Input(Bool())
340  val seip = Input(Bool())
341  val debug = Input(Bool())
342}
343
344class CSRSpecialIO(implicit p: Parameters) extends XSBundle {
345  val exception = Flipped(ValidIO(new DynInst))
346  val isInterrupt = Input(Bool())
347  val memExceptionVAddr = Input(UInt(VAddrBits.W))
348  val trapTarget = Output(UInt(VAddrBits.W))
349  val externalInterrupt = new ExternalInterruptIO
350  val interrupt = Output(Bool())
351}
352
353class DiffCommitIO(implicit p: Parameters) extends XSBundle {
354  val isCommit = Bool()
355  val commitValid = Vec(CommitWidth * MaxUopSize, Bool())
356
357  val info = Vec(CommitWidth * MaxUopSize, new RabCommitInfo)
358}
359
360class RobCommitInfo(implicit p: Parameters) extends RobCommitEntryBundle
361
362class RobCommitIO(implicit p: Parameters) extends XSBundle {
363  val isCommit = Bool()
364  val commitValid = Vec(CommitWidth, Bool())
365
366  val isWalk = Bool()
367  // valid bits optimized for walk
368  val walkValid = Vec(CommitWidth, Bool())
369
370  val info = Vec(CommitWidth, new RobCommitInfo)
371  val robIdx = Vec(CommitWidth, new RobPtr)
372
373  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
374  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
375}
376
377class RabCommitInfo(implicit p: Parameters) extends XSBundle {
378  val ldest = UInt(6.W)
379  val pdest = UInt(PhyRegIdxWidth.W)
380  val rfWen = Bool()
381  val fpWen = Bool()
382  val vecWen = Bool()
383  val isMove = Bool()
384}
385
386class RabCommitIO(implicit p: Parameters) extends XSBundle {
387  val isCommit = Bool()
388  val commitValid = Vec(RabCommitWidth, Bool())
389
390  val isWalk = Bool()
391  // valid bits optimized for walk
392  val walkValid = Vec(RabCommitWidth, Bool())
393
394  val info = Vec(RabCommitWidth, new RabCommitInfo)
395  val robIdx = OptionWrapper(!env.FPGAPlatform, Vec(RabCommitWidth, new RobPtr))
396
397  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
398  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
399}
400
401class SnapshotPort(implicit p: Parameters) extends XSBundle {
402  val snptEnq = Bool()
403  val snptDeq = Bool()
404  val useSnpt = Bool()
405  val snptSelect = UInt(log2Ceil(RenameSnapshotNum).W)
406  val flushVec = Vec(RenameSnapshotNum, Bool())
407}
408
409class RSFeedback(implicit p: Parameters) extends XSBundle {
410  val robIdx = new RobPtr
411  val hit = Bool()
412  val flushState = Bool()
413  val sourceType = RSFeedbackType()
414  val dataInvalidSqIdx = new SqPtr
415}
416
417class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
418  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
419  // for instance: MemRSFeedbackIO()(updateP)
420  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
421  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
422}
423
424class LoadCancelIO(implicit p: Parameters) extends XSBundle {
425  val ld1Cancel = Bool()
426  val ld2Cancel = Bool()
427}
428
429class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
430  // to backend end
431  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
432  val stallReason = new StallReasonIO(DecodeWidth)
433  val fromFtq = new FtqToCtrlIO
434  val fromIfu = new IfuToBackendIO
435  // from backend
436  val toFtq = Flipped(new CtrlToFtqIO)
437  val canAccept = Input(Bool())
438}
439
440class SatpStruct(implicit p: Parameters) extends XSBundle {
441  val mode = UInt(4.W)
442  val asid = UInt(16.W)
443  val ppn  = UInt(44.W)
444}
445
446class TlbSatpBundle(implicit p: Parameters) extends SatpStruct {
447  val changed = Bool()
448
449  def apply(satp_value: UInt): Unit = {
450    require(satp_value.getWidth == XLEN)
451    val sa = satp_value.asTypeOf(new SatpStruct)
452    mode := sa.mode
453    asid := sa.asid
454    ppn := Cat(0.U((44-PAddrBits).W), sa.ppn(PAddrBits-1, 0)).asUInt
455    changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
456  }
457}
458
459class TlbCsrBundle(implicit p: Parameters) extends XSBundle {
460  val satp = new TlbSatpBundle()
461  val vsatp = new TlbSatpBundle()
462  val hgatp = new TlbSatpBundle()
463  val priv = new Bundle {
464    val mxr = Bool()
465    val sum = Bool()
466    val vmxr = Bool()
467    val vsum = Bool()
468    val virt = Bool()
469    val spvp = UInt(1.W)
470    val imode = UInt(2.W)
471    val dmode = UInt(2.W)
472  }
473
474  override def toPrintable: Printable = {
475    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
476      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
477  }
478}
479
480class SfenceBundle(implicit p: Parameters) extends XSBundle {
481  val valid = Bool()
482  val bits = new Bundle {
483    val rs1 = Bool()
484    val rs2 = Bool()
485    val addr = UInt(VAddrBits.W)
486    val id = UInt((AsidLength).W) // asid or vmid
487    val flushPipe = Bool()
488    val hv = Bool()
489    val hg = Bool()
490  }
491
492  override def toPrintable: Printable = {
493    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}"
494  }
495}
496
497// Bundle for load violation predictor updating
498class MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
499  val valid = Bool()
500
501  // wait table update
502  val waddr = UInt(MemPredPCWidth.W)
503  val wdata = Bool() // true.B by default
504
505  // store set update
506  // by default, ldpc/stpc should be xor folded
507  val ldpc = UInt(MemPredPCWidth.W)
508  val stpc = UInt(MemPredPCWidth.W)
509}
510
511class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
512  // Prefetcher
513  val l1I_pf_enable = Output(Bool())
514  val l2_pf_enable = Output(Bool())
515  val l1D_pf_enable = Output(Bool())
516  val l1D_pf_train_on_hit = Output(Bool())
517  val l1D_pf_enable_agt = Output(Bool())
518  val l1D_pf_enable_pht = Output(Bool())
519  val l1D_pf_active_threshold = Output(UInt(4.W))
520  val l1D_pf_active_stride = Output(UInt(6.W))
521  val l1D_pf_enable_stride = Output(Bool())
522  val l2_pf_store_only = Output(Bool())
523  // ICache
524  val icache_parity_enable = Output(Bool())
525  // Labeled XiangShan
526  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
527  // Load violation predictor
528  val lvpred_disable = Output(Bool())
529  val no_spec_load = Output(Bool())
530  val storeset_wait_store = Output(Bool())
531  val storeset_no_fast_wakeup = Output(Bool())
532  val lvpred_timeout = Output(UInt(5.W))
533  // Branch predictor
534  val bp_ctrl = Output(new BPUCtrl)
535  // Memory Block
536  val sbuffer_threshold = Output(UInt(4.W))
537  val ldld_vio_check_enable = Output(Bool())
538  val soft_prefetch_enable = Output(Bool())
539  val cache_error_enable = Output(Bool())
540  val uncache_write_outstanding_enable = Output(Bool())
541  // Rename
542  val fusion_enable = Output(Bool())
543  val wfi_enable = Output(Bool())
544  // Decode
545  val svinval_enable = Output(Bool())
546
547  // distribute csr write signal
548  val distribute_csr = new DistributedCSRIO()
549  // TODO: move it to a new bundle, since single step is not a custom control signal
550  val singlestep = Output(Bool())
551  val frontend_trigger = new FrontendTdataDistributeIO()
552  val mem_trigger = new MemTdataDistributeIO()
553  // Virtualization Mode
554  val virtMode = Output(Bool())
555}
556
557class DistributedCSRIO(implicit p: Parameters) extends XSBundle {
558  // CSR has been written by csr inst, copies of csr should be updated
559  val w = ValidIO(new Bundle {
560    val addr = Output(UInt(12.W))
561    val data = Output(UInt(XLEN.W))
562  })
563}
564
565class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
566  // Request csr to be updated
567  //
568  // Note that this request will ONLY update CSR Module it self,
569  // copies of csr will NOT be updated, use it with care!
570  //
571  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
572  val w = ValidIO(new Bundle {
573    val addr = Output(UInt(12.W))
574    val data = Output(UInt(XLEN.W))
575  })
576  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
577    when(valid){
578      w.bits.addr := addr
579      w.bits.data := data
580    }
581    println("Distributed CSR update req registered for " + src_description)
582  }
583}
584
585class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
586  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
587  val source = Output(new Bundle() {
588    val tag = Bool() // l1 tag array
589    val data = Bool() // l1 data array
590    val l2 = Bool()
591  })
592  val opType = Output(new Bundle() {
593    val fetch = Bool()
594    val load = Bool()
595    val store = Bool()
596    val probe = Bool()
597    val release = Bool()
598    val atom = Bool()
599  })
600  val paddr = Output(UInt(PAddrBits.W))
601
602  // report error and paddr to beu
603  // bus error unit will receive error info iff ecc_error.valid
604  val report_to_beu = Output(Bool())
605
606  // there is an valid error
607  // l1 cache error will always be report to CACHE_ERROR csr
608  val valid = Output(Bool())
609
610  def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = {
611    val beu_info = Wire(new L1BusErrorUnitInfo)
612    beu_info.ecc_error.valid := report_to_beu
613    beu_info.ecc_error.bits := paddr
614    beu_info
615  }
616}
617
618class TriggerCf(implicit p: Parameters) extends XSBundle {
619  // frontend
620  val frontendHit       = Vec(TriggerNum, Bool()) // en && hit
621  val frontendCanFire   = Vec(TriggerNum, Bool())
622  // backend
623  val backendHit        = Vec(TriggerNum, Bool())
624  val backendCanFire    = Vec(TriggerNum, Bool())
625
626  // Two situations not allowed:
627  // 1. load data comparison
628  // 2. store chaining with store
629  def getFrontendCanFire = frontendCanFire.reduce(_ || _)
630  def getBackendCanFire = backendCanFire.reduce(_ || _)
631  def canFire = getFrontendCanFire || getBackendCanFire
632  def clear(): Unit = {
633    frontendHit.foreach(_ := false.B)
634    frontendCanFire.foreach(_ := false.B)
635    backendHit.foreach(_ := false.B)
636    backendCanFire.foreach(_ := false.B)
637  }
638}
639
640// these 3 bundles help distribute trigger control signals from CSR
641// to Frontend, Load and Store.
642class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle {
643  val tUpdate = ValidIO(new Bundle {
644    val addr = Output(UInt(log2Up(TriggerNum).W))
645    val tdata = new MatchTriggerIO
646  })
647  val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool()))
648}
649
650class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle {
651  val tUpdate = ValidIO(new Bundle {
652    val addr = Output(UInt(log2Up(TriggerNum).W))
653    val tdata = new MatchTriggerIO
654  })
655  val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool()))
656}
657
658class MatchTriggerIO(implicit p: Parameters) extends XSBundle {
659  val matchType = Output(UInt(2.W))
660  val select = Output(Bool())
661  val timing = Output(Bool())
662  val action = Output(Bool())
663  val chain = Output(Bool())
664  val execute = Output(Bool())
665  val store = Output(Bool())
666  val load = Output(Bool())
667  val tdata2 = Output(UInt(64.W))
668}
669
670class StallReasonIO(width: Int) extends Bundle {
671  val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W)))
672  val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W)))
673}
674
675// custom l2 - l1 interface
676class L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
677  val sourceId = UInt(log2Up(cfg.nMissEntries).W)    // tilelink sourceID -> mshr id
678  val isKeyword = Bool()                             // miss entry keyword -> L1 load queue replay
679}
680
681