xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision a19215dd288b5c214d4914bd64fc179ac771abf3)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan
18
19import chisel3._
20import chisel3.util._
21import xiangshan.backend.rob.RobPtr
22import xiangshan.backend.CtrlToFtqIO
23import xiangshan.backend.decode.{ImmUnion, XDecode}
24import xiangshan.mem.{LqPtr, SqPtr}
25import xiangshan.frontend.PreDecodeInfo
26import xiangshan.frontend.HasBPUParameter
27import xiangshan.frontend.{GlobalHistory, ShiftingGlobalHistory, CircularGlobalHistory, AllFoldedHistories}
28import xiangshan.frontend.RASEntry
29import xiangshan.frontend.BPUCtrl
30import xiangshan.frontend.FtqPtr
31import xiangshan.frontend.CGHPtr
32import xiangshan.frontend.FtqRead
33import xiangshan.frontend.FtqToCtrlIO
34import utils._
35
36import scala.math.max
37import Chisel.experimental.chiselName
38import chipsalliance.rocketchip.config.Parameters
39import chisel3.util.BitPat.bitPatToUInt
40import xiangshan.backend.fu.PMPEntry
41import xiangshan.frontend.Ftq_Redirect_SRAMEntry
42import xiangshan.frontend.AllFoldedHistories
43import xiangshan.frontend.AllAheadFoldedHistoryOldestBits
44
45class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
46  val valid = Bool()
47  val bits = gen.cloneType.asInstanceOf[T]
48
49}
50
51object ValidUndirectioned {
52  def apply[T <: Data](gen: T) = {
53    new ValidUndirectioned[T](gen)
54  }
55}
56
57object RSFeedbackType {
58  val tlbMiss = 0.U(3.W)
59  val mshrFull = 1.U(3.W)
60  val dataInvalid = 2.U(3.W)
61  val bankConflict = 3.U(3.W)
62  val ldVioCheckRedo = 4.U(3.W)
63
64  def apply() = UInt(3.W)
65}
66
67class PredictorAnswer(implicit p: Parameters) extends XSBundle {
68  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
69  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
70  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
71}
72
73class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
74  // from backend
75  val pc = UInt(VAddrBits.W)
76  // frontend -> backend -> frontend
77  val pd = new PreDecodeInfo
78  val rasSp = UInt(log2Up(RasSize).W)
79  val rasEntry = new RASEntry
80  // val hist = new ShiftingGlobalHistory
81  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
82  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
83  val lastBrNumOH = UInt((numBr+1).W)
84  val ghr = UInt(UbtbGHRLength.W)
85  val histPtr = new CGHPtr
86  val specCnt = Vec(numBr, UInt(10.W))
87  // need pipeline update
88  val br_hit = Bool()
89  val predTaken = Bool()
90  val target = UInt(VAddrBits.W)
91  val taken = Bool()
92  val isMisPred = Bool()
93  val shift = UInt((log2Ceil(numBr)+1).W)
94  val addIntoHist = Bool()
95
96  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
97    // this.hist := entry.ghist
98    this.folded_hist := entry.folded_hist
99    this.lastBrNumOH := entry.lastBrNumOH
100    this.afhob := entry.afhob
101    this.histPtr := entry.histPtr
102    this.rasSp := entry.rasSp
103    this.rasEntry := entry.rasEntry
104    this
105  }
106}
107
108// Dequeue DecodeWidth insts from Ibuffer
109class CtrlFlow(implicit p: Parameters) extends XSBundle {
110  val instr = UInt(32.W)
111  val pc = UInt(VAddrBits.W)
112  val foldpc = UInt(MemPredPCWidth.W)
113  val exceptionVec = ExceptionVec()
114  val trigger = new TriggerCf
115  val intrVec = Vec(12, Bool())
116  val pd = new PreDecodeInfo
117  val pred_taken = Bool()
118  val crossPageIPFFix = Bool()
119  val storeSetHit = Bool() // inst has been allocated an store set
120  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
121  // Load wait is needed
122  // load inst will not be executed until former store (predicted by mdp) addr calcuated
123  val loadWaitBit = Bool()
124  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
125  // load inst will not be executed until ALL former store addr calcuated
126  val loadWaitStrict = Bool()
127  val ssid = UInt(SSIDWidth.W)
128  val ftqPtr = new FtqPtr
129  val ftqOffset = UInt(log2Up(PredictWidth).W)
130  // This inst will flush all the pipe when it is the oldest inst in ROB,
131  // then replay from this inst itself
132  val replayInst = Bool()
133}
134
135
136class FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
137  val isAddSub = Bool() // swap23
138  val typeTagIn = UInt(1.W)
139  val typeTagOut = UInt(1.W)
140  val fromInt = Bool()
141  val wflags = Bool()
142  val fpWen = Bool()
143  val fmaCmd = UInt(2.W)
144  val div = Bool()
145  val sqrt = Bool()
146  val fcvt = Bool()
147  val typ = UInt(2.W)
148  val fmt = UInt(2.W)
149  val ren3 = Bool() //TODO: remove SrcType.fp
150  val rm = UInt(3.W)
151}
152
153// Decode DecodeWidth insts at Decode Stage
154class CtrlSignals(implicit p: Parameters) extends XSBundle {
155  val srcType = Vec(3, SrcType())
156  val lsrc = Vec(3, UInt(5.W))
157  val ldest = UInt(5.W)
158  val fuType = FuType()
159  val fuOpType = FuOpType()
160  val rfWen = Bool()
161  val fpWen = Bool()
162  val isXSTrap = Bool()
163  val noSpecExec = Bool() // wait forward
164  val blockBackward = Bool() // block backward
165  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
166  val isRVF = Bool()
167  val selImm = SelImm()
168  val imm = UInt(ImmUnion.maxLen.W)
169  val commitType = CommitType()
170  val fpu = new FPUCtrlSignals
171  val isMove = Bool()
172  val singleStep = Bool()
173  // This inst will flush all the pipe when it is the oldest inst in ROB,
174  // then replay from this inst itself
175  val replayInst = Bool()
176
177  private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen,
178    isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
179
180  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
181    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
182    allSignals zip decoder foreach { case (s, d) => s := d }
183    commitType := DontCare
184    this
185  }
186
187  def decode(bit: List[BitPat]): CtrlSignals = {
188    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
189    this
190  }
191
192  def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi
193}
194
195class CfCtrl(implicit p: Parameters) extends XSBundle {
196  val cf = new CtrlFlow
197  val ctrl = new CtrlSignals
198}
199
200class PerfDebugInfo(implicit p: Parameters) extends XSBundle {
201  val eliminatedMove = Bool()
202  // val fetchTime = UInt(64.W)
203  val renameTime = UInt(XLEN.W)
204  val dispatchTime = UInt(XLEN.W)
205  val enqRsTime = UInt(XLEN.W)
206  val selectTime = UInt(XLEN.W)
207  val issueTime = UInt(XLEN.W)
208  val writebackTime = UInt(XLEN.W)
209  // val commitTime = UInt(64.W)
210  val runahead_checkpoint_id = UInt(64.W)
211}
212
213// Separate LSQ
214class LSIdx(implicit p: Parameters) extends XSBundle {
215  val lqIdx = new LqPtr
216  val sqIdx = new SqPtr
217}
218
219// CfCtrl -> MicroOp at Rename Stage
220class MicroOp(implicit p: Parameters) extends CfCtrl {
221  val srcState = Vec(3, SrcState())
222  val psrc = Vec(3, UInt(PhyRegIdxWidth.W))
223  val pdest = UInt(PhyRegIdxWidth.W)
224  val old_pdest = UInt(PhyRegIdxWidth.W)
225  val robIdx = new RobPtr
226  val lqIdx = new LqPtr
227  val sqIdx = new SqPtr
228  val eliminatedMove = Bool()
229  val debugInfo = new PerfDebugInfo
230  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
231    isFp match {
232      case false => ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U && (srcState(index) === SrcState.rdy || ignoreState.B)
233      case _ => ctrl.srcType(index) === SrcType.fp && (srcState(index) === SrcState.rdy || ignoreState.B)
234    }
235  }
236  def srcIsReady: Vec[Bool] = {
237    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
238  }
239  def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U
240  def doWriteFpRf: Bool = ctrl.fpWen
241  def clearExceptions(
242    exceptionBits: Seq[Int] = Seq(),
243    flushPipe: Boolean = false,
244    replayInst: Boolean = false
245  ): MicroOp = {
246    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
247    if (!flushPipe) { ctrl.flushPipe := false.B }
248    if (!replayInst) { ctrl.replayInst := false.B }
249    this
250  }
251  // Assume only the LUI instruction is decoded with IMM_U in ALU.
252  def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu
253}
254
255class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
256  val uop = new MicroOp
257}
258
259class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
260  val flag = UInt(1.W)
261}
262
263class Redirect(implicit p: Parameters) extends XSBundle {
264  val robIdx = new RobPtr
265  val ftqIdx = new FtqPtr
266  val ftqOffset = UInt(log2Up(PredictWidth).W)
267  val level = RedirectLevel()
268  val interrupt = Bool()
269  val cfiUpdate = new CfiUpdateInfo
270
271  val stFtqIdx = new FtqPtr // for load violation predict
272  val stFtqOffset = UInt(log2Up(PredictWidth).W)
273
274  val debug_runahead_checkpoint_id = UInt(64.W)
275
276  // def isUnconditional() = RedirectLevel.isUnconditional(level)
277  def flushItself() = RedirectLevel.flushItself(level)
278  // def isException() = RedirectLevel.isException(level)
279}
280
281class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
282  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
283  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
284  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
285}
286
287class ResetPregStateReq(implicit p: Parameters) extends XSBundle {
288  // NOTE: set isInt and isFp both to 'false' when invalid
289  val isInt = Bool()
290  val isFp = Bool()
291  val preg = UInt(PhyRegIdxWidth.W)
292}
293
294class DebugBundle(implicit p: Parameters) extends XSBundle {
295  val isMMIO = Bool()
296  val isPerfCnt = Bool()
297  val paddr = UInt(PAddrBits.W)
298  val vaddr = UInt(VAddrBits.W)
299}
300
301class ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp {
302  val src = Vec(3, UInt(XLEN.W))
303}
304
305class ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp {
306  val data = UInt(XLEN.W)
307  val fflags = UInt(5.W)
308  val redirectValid = Bool()
309  val redirect = new Redirect
310  val debug = new DebugBundle
311}
312
313class ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
314  val mtip = Input(Bool())
315  val msip = Input(Bool())
316  val meip = Input(Bool())
317  val seip = Input(Bool())
318  val debug = Input(Bool())
319}
320
321class CSRSpecialIO(implicit p: Parameters) extends XSBundle {
322  val exception = Flipped(ValidIO(new MicroOp))
323  val isInterrupt = Input(Bool())
324  val memExceptionVAddr = Input(UInt(VAddrBits.W))
325  val trapTarget = Output(UInt(VAddrBits.W))
326  val externalInterrupt = new ExternalInterruptIO
327  val interrupt = Output(Bool())
328}
329
330class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp {
331  val isInterrupt = Bool()
332}
333
334class RobCommitInfo(implicit p: Parameters) extends XSBundle {
335  val ldest = UInt(5.W)
336  val rfWen = Bool()
337  val fpWen = Bool()
338  val wflags = Bool()
339  val commitType = CommitType()
340  val pdest = UInt(PhyRegIdxWidth.W)
341  val old_pdest = UInt(PhyRegIdxWidth.W)
342  val ftqIdx = new FtqPtr
343  val ftqOffset = UInt(log2Up(PredictWidth).W)
344
345  // these should be optimized for synthesis verilog
346  val pc = UInt(VAddrBits.W)
347}
348
349class RobCommitIO(implicit p: Parameters) extends XSBundle {
350  val isWalk = Output(Bool())
351  val valid = Vec(CommitWidth, Output(Bool()))
352  val info = Vec(CommitWidth, Output(new RobCommitInfo))
353
354  def hasWalkInstr = isWalk && valid.asUInt.orR
355
356  def hasCommitInstr = !isWalk && valid.asUInt.orR
357}
358
359class RSFeedback(implicit p: Parameters) extends XSBundle {
360  val rsIdx = UInt(log2Up(IssQueSize).W)
361  val hit = Bool()
362  val flushState = Bool()
363  val sourceType = RSFeedbackType()
364  val dataInvalidSqIdx = new SqPtr
365}
366
367class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
368  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
369  // for instance: MemRSFeedbackIO()(updateP)
370  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
371  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
372  val rsIdx = Input(UInt(log2Up(IssQueSize).W))
373  val isFirstIssue = Input(Bool())
374}
375
376class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
377  // to backend end
378  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
379  val fromFtq = new FtqToCtrlIO
380  // from backend
381  val toFtq = Flipped(new CtrlToFtqIO)
382}
383
384class SatpStruct extends Bundle {
385  val mode = UInt(4.W)
386  val asid = UInt(16.W)
387  val ppn  = UInt(44.W)
388}
389
390class TlbCsrBundle(implicit p: Parameters) extends XSBundle {
391  val satp = new Bundle {
392    val changed = Bool()
393    val mode = UInt(4.W) // TODO: may change number to parameter
394    val asid = UInt(16.W)
395    val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
396
397    def apply(satp_value: UInt): Unit = {
398      require(satp_value.getWidth == XLEN)
399      val sa = satp_value.asTypeOf(new SatpStruct)
400      mode := sa.mode
401      asid := sa.asid
402      ppn := sa.ppn
403      changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
404    }
405  }
406  val priv = new Bundle {
407    val mxr = Bool()
408    val sum = Bool()
409    val imode = UInt(2.W)
410    val dmode = UInt(2.W)
411  }
412
413  override def toPrintable: Printable = {
414    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
415      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
416  }
417}
418
419class SfenceBundle(implicit p: Parameters) extends XSBundle {
420  val valid = Bool()
421  val bits = new Bundle {
422    val rs1 = Bool()
423    val rs2 = Bool()
424    val addr = UInt(VAddrBits.W)
425    val asid = UInt(AsidLength.W)
426  }
427
428  override def toPrintable: Printable = {
429    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
430  }
431}
432
433// Bundle for load violation predictor updating
434class MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
435  val valid = Bool()
436
437  // wait table update
438  val waddr = UInt(MemPredPCWidth.W)
439  val wdata = Bool() // true.B by default
440
441  // store set update
442  // by default, ldpc/stpc should be xor folded
443  val ldpc = UInt(MemPredPCWidth.W)
444  val stpc = UInt(MemPredPCWidth.W)
445}
446
447class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
448  // Prefetcher
449  val l1I_pf_enable = Output(Bool())
450  val l2_pf_enable = Output(Bool())
451  // ICache
452  val icache_parity_enable = Output(Bool())
453  // Labeled XiangShan
454  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
455  // Load violation predictor
456  val lvpred_disable = Output(Bool())
457  val no_spec_load = Output(Bool())
458  val storeset_wait_store = Output(Bool())
459  val storeset_no_fast_wakeup = Output(Bool())
460  val lvpred_timeout = Output(UInt(5.W))
461  // Branch predictor
462  val bp_ctrl = Output(new BPUCtrl)
463  // Memory Block
464  val sbuffer_threshold = Output(UInt(4.W))
465  val ldld_vio_check_enable = Output(Bool())
466  val soft_prefetch_enable = Output(Bool())
467  val cache_error_enable = Output(Bool())
468  // Rename
469  val move_elim_enable = Output(Bool())
470  // Decode
471  val svinval_enable = Output(Bool())
472
473  // distribute csr write signal
474  val distribute_csr = new DistributedCSRIO()
475
476  val singlestep = Output(Bool())
477  val frontend_trigger = new FrontendTdataDistributeIO()
478  val mem_trigger = new MemTdataDistributeIO()
479  val trigger_enable = Output(Vec(10, Bool()))
480}
481
482class DistributedCSRIO(implicit p: Parameters) extends XSBundle {
483  // CSR has been written by csr inst, copies of csr should be updated
484  val w = ValidIO(new Bundle {
485    val addr = Output(UInt(12.W))
486    val data = Output(UInt(XLEN.W))
487  })
488}
489
490class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
491  // Request csr to be updated
492  //
493  // Note that this request will ONLY update CSR Module it self,
494  // copies of csr will NOT be updated, use it with care!
495  //
496  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
497  val w = ValidIO(new Bundle {
498    val addr = Output(UInt(12.W))
499    val data = Output(UInt(XLEN.W))
500  })
501  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
502    when(valid){
503      w.bits.addr := addr
504      w.bits.data := data
505    }
506    println("Distributed CSR update req registered for " + src_description)
507  }
508}
509
510class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
511  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
512  val source = Output(new Bundle() {
513    val tag = Bool() // l1 tag array
514    val data = Bool() // l1 data array
515    val l2 = Bool()
516  })
517  val opType = Output(new Bundle() {
518    val fetch = Bool()
519    val load = Bool()
520    val store = Bool()
521    val probe = Bool()
522    val release = Bool()
523    val atom = Bool()
524  })
525  val paddr = Output(UInt(PAddrBits.W))
526
527  // report error and paddr to beu
528  // bus error unit will receive error info iff ecc_error.valid
529  val report_to_beu = Output(Bool())
530
531  // there is an valid error
532  // l1 cache error will always be report to CACHE_ERROR csr
533  val valid = Output(Bool())
534
535  def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = {
536    val beu_info = Wire(new L1BusErrorUnitInfo)
537    beu_info.ecc_error.valid := report_to_beu
538    beu_info.ecc_error.bits := paddr
539    beu_info
540  }
541}
542
543/* TODO how to trigger on next inst?
5441. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep
5452. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set
546xret csr to pc + 4/ + 2
5472.5 The problem is to let it commit. This is the real TODO
5483. If it is load and hit before just treat it as regular load exception
549 */
550
551// This bundle carries trigger hit info along the pipeline
552// Now there are 10 triggers divided into 5 groups of 2
553// These groups are
554// (if if) (store store) (load loid) (if store) (if load)
555
556// Triggers in the same group can chain, meaning that they only
557// fire is both triggers in the group matches (the triggerHitVec bit is asserted)
558// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i)
559// Timing of 0 means trap at current inst, 1 means trap at next inst
560// Chaining and timing and the validness of a trigger is controlled by csr
561// In two chained triggers, if they have different timing, both won't fire
562//class TriggerCf (implicit p: Parameters) extends XSBundle {
563//  val triggerHitVec = Vec(10, Bool())
564//  val triggerTiming = Vec(10, Bool())
565//  val triggerChainVec = Vec(5, Bool())
566//}
567
568class TriggerCf(implicit p: Parameters) extends XSBundle {
569  // frontend
570  val frontendHit = Vec(4, Bool())
571//  val frontendTiming = Vec(4, Bool())
572//  val frontendHitNext = Vec(4, Bool())
573
574//  val frontendException = Bool()
575  // backend
576  val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4)
577  val backendHit = Vec(6, Bool())
578//  val backendTiming = Vec(6, Bool()) // trigger enable fro chain
579
580  // Two situations not allowed:
581  // 1. load data comparison
582  // 2. store chaining with store
583  def getHitFrontend = frontendHit.reduce(_ || _)
584  def getHitBackend = backendHit.reduce(_ || _)
585  def hit = getHitFrontend || getHitBackend
586  def clear(): Unit = {
587    frontendHit.foreach(_ := false.B)
588    backendEn.foreach(_ := false.B)
589    backendHit.foreach(_ := false.B)
590  }
591}
592
593// these 3 bundles help distribute trigger control signals from CSR
594// to Frontend, Load and Store.
595class FrontendTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
596    val t = Valid(new Bundle {
597      val addr = Output(UInt(2.W))
598      val tdata = new MatchTriggerIO
599    })
600  }
601
602class MemTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
603  val t = Valid(new Bundle {
604    val addr = Output(UInt(3.W))
605    val tdata = new MatchTriggerIO
606  })
607}
608
609class MatchTriggerIO(implicit p: Parameters) extends XSBundle {
610  val matchType = Output(UInt(2.W))
611  val select = Output(Bool())
612  val timing = Output(Bool())
613  val action = Output(Bool())
614  val chain = Output(Bool())
615  val tdata2 = Output(UInt(64.W))
616}
617