1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import xiangshan.cache.HasDCacheParameters 35import utils._ 36import utility._ 37 38import scala.math.max 39import Chisel.experimental.chiselName 40import chipsalliance.rocketchip.config.Parameters 41import chisel3.util.BitPat.bitPatToUInt 42import xiangshan.backend.exu.ExuConfig 43import xiangshan.backend.fu.PMPEntry 44import xiangshan.frontend.Ftq_Redirect_SRAMEntry 45import xiangshan.frontend.AllFoldedHistories 46import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 47import xiangshan.frontend.RASPtr 48 49class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 50 val valid = Bool() 51 val bits = gen.cloneType.asInstanceOf[T] 52 53} 54 55object ValidUndirectioned { 56 def apply[T <: Data](gen: T) = { 57 new ValidUndirectioned[T](gen) 58 } 59} 60 61object RSFeedbackType { 62 val lrqFull = 0.U(3.W) 63 val tlbMiss = 1.U(3.W) 64 val mshrFull = 2.U(3.W) 65 val dataInvalid = 3.U(3.W) 66 val bankConflict = 4.U(3.W) 67 val ldVioCheckRedo = 5.U(3.W) 68 val feedbackInvalid = 7.U(3.W) 69 70 val allTypes = 8 71 def apply() = UInt(3.W) 72} 73 74class PredictorAnswer(implicit p: Parameters) extends XSBundle { 75 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 76 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 77 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 78} 79 80class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 81 // from backend 82 val pc = UInt(VAddrBits.W) 83 // frontend -> backend -> frontend 84 val pd = new PreDecodeInfo 85 val ssp = UInt(log2Up(RasSize).W) 86 val sctr = UInt(log2Up(RasCtrSize).W) 87 val TOSW = new RASPtr 88 val TOSR = new RASPtr 89 val NOS = new RASPtr 90 val topAddr = UInt(VAddrBits.W) 91 // val hist = new ShiftingGlobalHistory 92 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 93 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 94 val lastBrNumOH = UInt((numBr+1).W) 95 val ghr = UInt(UbtbGHRLength.W) 96 val histPtr = new CGHPtr 97 val specCnt = Vec(numBr, UInt(10.W)) 98 // need pipeline update 99 val br_hit = Bool() // if in ftb entry 100 val jr_hit = Bool() // if in ftb entry 101 val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit 102 val predTaken = Bool() 103 val target = UInt(VAddrBits.W) 104 val taken = Bool() 105 val isMisPred = Bool() 106 val shift = UInt((log2Ceil(numBr)+1).W) 107 val addIntoHist = Bool() 108 109 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 110 // this.hist := entry.ghist 111 this.folded_hist := entry.folded_hist 112 this.lastBrNumOH := entry.lastBrNumOH 113 this.afhob := entry.afhob 114 this.histPtr := entry.histPtr 115 this.ssp := entry.ssp 116 this.sctr := entry.sctr 117 this.TOSW := entry.TOSW 118 this.TOSR := entry.TOSR 119 this.NOS := entry.NOS 120 this.topAddr := entry.topAddr 121 this 122 } 123} 124 125// Dequeue DecodeWidth insts from Ibuffer 126class CtrlFlow(implicit p: Parameters) extends XSBundle { 127 val instr = UInt(32.W) 128 val pc = UInt(VAddrBits.W) 129 val foldpc = UInt(MemPredPCWidth.W) 130 val exceptionVec = ExceptionVec() 131 val trigger = new TriggerCf 132 val pd = new PreDecodeInfo 133 val pred_taken = Bool() 134 val crossPageIPFFix = Bool() 135 val storeSetHit = Bool() // inst has been allocated an store set 136 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 137 // Load wait is needed 138 // load inst will not be executed until former store (predicted by mdp) addr calcuated 139 val loadWaitBit = Bool() 140 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 141 // load inst will not be executed until ALL former store addr calcuated 142 val loadWaitStrict = Bool() 143 val ssid = UInt(SSIDWidth.W) 144 val ftqPtr = new FtqPtr 145 val ftqOffset = UInt(log2Up(PredictWidth).W) 146} 147 148 149class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 150 val isAddSub = Bool() // swap23 151 val typeTagIn = UInt(1.W) 152 val typeTagOut = UInt(1.W) 153 val fromInt = Bool() 154 val wflags = Bool() 155 val fpWen = Bool() 156 val fmaCmd = UInt(2.W) 157 val div = Bool() 158 val sqrt = Bool() 159 val fcvt = Bool() 160 val typ = UInt(2.W) 161 val fmt = UInt(2.W) 162 val ren3 = Bool() //TODO: remove SrcType.fp 163 val rm = UInt(3.W) 164} 165 166// Decode DecodeWidth insts at Decode Stage 167class CtrlSignals(implicit p: Parameters) extends XSBundle { 168 val debug_globalID = UInt(XLEN.W) 169 val srcType = Vec(3, SrcType()) 170 val lsrc = Vec(3, UInt(5.W)) 171 val ldest = UInt(5.W) 172 val fuType = FuType() 173 val fuOpType = FuOpType() 174 val rfWen = Bool() 175 val fpWen = Bool() 176 val isXSTrap = Bool() 177 val noSpecExec = Bool() // wait forward 178 val blockBackward = Bool() // block backward 179 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 180 val selImm = SelImm() 181 val imm = UInt(ImmUnion.maxLen.W) 182 val commitType = CommitType() 183 val fpu = new FPUCtrlSignals 184 val isMove = Bool() 185 val singleStep = Bool() 186 // This inst will flush all the pipe when it is the oldest inst in ROB, 187 // then replay from this inst itself 188 val replayInst = Bool() 189 190 private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 191 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 192 193 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 194 val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 195 allSignals zip decoder foreach { case (s, d) => s := d } 196 commitType := DontCare 197 this 198 } 199 200 def decode(bit: List[BitPat]): CtrlSignals = { 201 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 202 this 203 } 204 205 def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 206 def isSoftPrefetch: Bool = { 207 fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 208 } 209} 210 211class CfCtrl(implicit p: Parameters) extends XSBundle { 212 val cf = new CtrlFlow 213 val ctrl = new CtrlSignals 214} 215 216class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 217 val eliminatedMove = Bool() 218 // val fetchTime = UInt(XLEN.W) 219 val renameTime = UInt(XLEN.W) 220 val dispatchTime = UInt(XLEN.W) 221 val enqRsTime = UInt(XLEN.W) 222 val selectTime = UInt(XLEN.W) 223 val issueTime = UInt(XLEN.W) 224 val writebackTime = UInt(XLEN.W) 225 // val commitTime = UInt(XLEN.W) 226 val runahead_checkpoint_id = UInt(XLEN.W) 227 val tlbFirstReqTime = UInt(XLEN.W) 228 val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 229} 230 231// Separate LSQ 232class LSIdx(implicit p: Parameters) extends XSBundle { 233 val lqIdx = new LqPtr 234 val sqIdx = new SqPtr 235} 236 237// CfCtrl -> MicroOp at Rename Stage 238class MicroOp(implicit p: Parameters) extends CfCtrl { 239 val srcState = Vec(3, SrcState()) 240 val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 241 val pdest = UInt(PhyRegIdxWidth.W) 242 val robIdx = new RobPtr 243 val lqIdx = new LqPtr 244 val sqIdx = new SqPtr 245 val eliminatedMove = Bool() 246 val snapshot = Bool() 247 val debugInfo = new PerfDebugInfo 248 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 249 val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 250 val readReg = if (isFp) { 251 ctrl.srcType(index) === SrcType.fp 252 } else { 253 ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 254 } 255 readReg && stateReady 256 } 257 def srcIsReady: Vec[Bool] = { 258 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 259 } 260 def clearExceptions( 261 exceptionBits: Seq[Int] = Seq(), 262 flushPipe: Boolean = false, 263 replayInst: Boolean = false 264 ): MicroOp = { 265 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 266 if (!flushPipe) { ctrl.flushPipe := false.B } 267 if (!replayInst) { ctrl.replayInst := false.B } 268 this 269 } 270 // Assume only the LUI instruction is decoded with IMM_U in ALU. 271 def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 272 // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 273 def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 274 successor.map{ case (src, srcType) => 275 val pdestMatch = pdest === src 276 // For state: no need to check whether src is x0/imm/pc because they are always ready. 277 val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 278 val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 279 val bothIntFp = exuCfg.readIntRf && exuCfg.readFpRf 280 val bothStateMatch = Mux(SrcType.regIsFp(srcType), fpMatch, rfStateMatch) 281 val stateCond = pdestMatch && (if (bothIntFp) bothStateMatch else rfStateMatch || fpMatch) 282 // For data: types are matched and int pdest is not $zero. 283 val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 284 val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType)) 285 (stateCond, dataCond) 286 } 287 } 288 // This MicroOp is used to wakeup another uop (the successor: MicroOp). 289 def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 290 wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 291 } 292 def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 293} 294 295class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 296 val uop = new MicroOp 297} 298 299class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 300 val flag = UInt(1.W) 301} 302 303class Redirect(implicit p: Parameters) extends XSBundle { 304 val isRVC = Bool() 305 val robIdx = new RobPtr 306 val ftqIdx = new FtqPtr 307 val ftqOffset = UInt(log2Up(PredictWidth).W) 308 val level = RedirectLevel() 309 val interrupt = Bool() 310 val cfiUpdate = new CfiUpdateInfo 311 312 val stFtqIdx = new FtqPtr // for load violation predict 313 val stFtqOffset = UInt(log2Up(PredictWidth).W) 314 315 val debug_runahead_checkpoint_id = UInt(64.W) 316 val debugIsCtrl = Bool() 317 val debugIsMemVio = Bool() 318 319 // def isUnconditional() = RedirectLevel.isUnconditional(level) 320 def flushItself() = RedirectLevel.flushItself(level) 321 // def isException() = RedirectLevel.isException(level) 322} 323 324class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 325 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 326 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 327 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 328} 329 330class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 331 // NOTE: set isInt and isFp both to 'false' when invalid 332 val isInt = Bool() 333 val isFp = Bool() 334 val preg = UInt(PhyRegIdxWidth.W) 335} 336 337class DebugBundle(implicit p: Parameters) extends XSBundle { 338 val isMMIO = Bool() 339 val isPerfCnt = Bool() 340 val paddr = UInt(PAddrBits.W) 341 val vaddr = UInt(VAddrBits.W) 342 /* add L/S inst info in EXU */ 343 // val L1toL2TlbLatency = UInt(XLEN.W) 344 // val levelTlbHit = UInt(2.W) 345} 346 347class ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp { 348 val src = Vec(3, UInt(XLEN.W)) 349} 350 351class ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp { 352 val data = UInt(XLEN.W) 353 val fflags = UInt(5.W) 354 val redirectValid = Bool() 355 val redirect = new Redirect 356 val debug = new DebugBundle 357} 358 359class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 360 val mtip = Input(Bool()) 361 val msip = Input(Bool()) 362 val meip = Input(Bool()) 363 val seip = Input(Bool()) 364 val debug = Input(Bool()) 365} 366 367class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 368 val exception = Flipped(ValidIO(new MicroOp)) 369 val isInterrupt = Input(Bool()) 370 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 371 val trapTarget = Output(UInt(VAddrBits.W)) 372 val externalInterrupt = new ExternalInterruptIO 373 val interrupt = Output(Bool()) 374} 375 376class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 377 val isInterrupt = Bool() 378} 379 380class RobCommitInfo(implicit p: Parameters) extends XSBundle { 381 val ldest = UInt(5.W) 382 val rfWen = Bool() 383 val fpWen = Bool() 384 val wflags = Bool() 385 val commitType = CommitType() 386 val pdest = UInt(PhyRegIdxWidth.W) 387 val ftqIdx = new FtqPtr 388 val ftqOffset = UInt(log2Up(PredictWidth).W) 389 val isMove = Bool() 390 val isRVC = Bool() 391 392 // these should be optimized for synthesis verilog 393 val pc = UInt(VAddrBits.W) 394} 395 396class RobCommitIO(implicit p: Parameters) extends XSBundle { 397 val isCommit = Bool() 398 val commitValid = Vec(CommitWidth, Bool()) 399 400 val isWalk = Bool() 401 // valid bits optimized for walk 402 val walkValid = Vec(CommitWidth, Bool()) 403 404 val info = Vec(CommitWidth, new RobCommitInfo) 405 val robIdx = Vec(CommitWidth, new RobPtr) 406 407 def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 408 def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 409} 410 411class SnapshotPort(implicit p: Parameters) extends XSBundle { 412 val snptEnq = Bool() 413 val snptDeq = Bool() 414 val useSnpt = Bool() 415 val snptSelect = UInt(log2Ceil(RenameSnapshotNum).W) 416} 417 418class RSFeedback(implicit p: Parameters) extends XSBundle { 419 val rsIdx = UInt(log2Up(IssQueSize).W) 420 val hit = Bool() 421 val flushState = Bool() 422 val sourceType = RSFeedbackType() 423 val dataInvalidSqIdx = new SqPtr 424} 425 426class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 427 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 428 // for instance: MemRSFeedbackIO()(updateP) 429 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 430 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 431 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 432 val isFirstIssue = Input(Bool()) 433} 434 435class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 436 // to backend end 437 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 438 val stallReason = new StallReasonIO(DecodeWidth) 439 val fromFtq = new FtqToCtrlIO 440 // from backend 441 val toFtq = Flipped(new CtrlToFtqIO) 442} 443 444class SatpStruct(implicit p: Parameters) extends XSBundle { 445 val mode = UInt(4.W) 446 val asid = UInt(16.W) 447 val ppn = UInt(44.W) 448} 449 450class TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 451 val changed = Bool() 452 453 def apply(satp_value: UInt): Unit = { 454 require(satp_value.getWidth == XLEN) 455 val sa = satp_value.asTypeOf(new SatpStruct) 456 mode := sa.mode 457 asid := sa.asid 458 ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 459 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 460 } 461} 462 463class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 464 val satp = new TlbSatpBundle() 465 val priv = new Bundle { 466 val mxr = Bool() 467 val sum = Bool() 468 val imode = UInt(2.W) 469 val dmode = UInt(2.W) 470 } 471 472 override def toPrintable: Printable = { 473 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 474 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 475 } 476} 477 478class SfenceBundle(implicit p: Parameters) extends XSBundle { 479 val valid = Bool() 480 val bits = new Bundle { 481 val rs1 = Bool() 482 val rs2 = Bool() 483 val addr = UInt(VAddrBits.W) 484 val asid = UInt(AsidLength.W) 485 val flushPipe = Bool() 486 } 487 488 override def toPrintable: Printable = { 489 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 490 } 491} 492 493// Bundle for load violation predictor updating 494class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 495 val valid = Bool() 496 497 // wait table update 498 val waddr = UInt(MemPredPCWidth.W) 499 val wdata = Bool() // true.B by default 500 501 // store set update 502 // by default, ldpc/stpc should be xor folded 503 val ldpc = UInt(MemPredPCWidth.W) 504 val stpc = UInt(MemPredPCWidth.W) 505} 506 507class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 508 // Prefetcher 509 val l1I_pf_enable = Output(Bool()) 510 val l2_pf_enable = Output(Bool()) 511 val l1D_pf_enable = Output(Bool()) 512 val l1D_pf_train_on_hit = Output(Bool()) 513 val l1D_pf_enable_agt = Output(Bool()) 514 val l1D_pf_enable_pht = Output(Bool()) 515 val l1D_pf_active_threshold = Output(UInt(4.W)) 516 val l1D_pf_active_stride = Output(UInt(6.W)) 517 val l1D_pf_enable_stride = Output(Bool()) 518 val l2_pf_store_only = Output(Bool()) 519 // ICache 520 val icache_parity_enable = Output(Bool()) 521 // Labeled XiangShan 522 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 523 // Load violation predictor 524 val lvpred_disable = Output(Bool()) 525 val no_spec_load = Output(Bool()) 526 val storeset_wait_store = Output(Bool()) 527 val storeset_no_fast_wakeup = Output(Bool()) 528 val lvpred_timeout = Output(UInt(5.W)) 529 // Branch predictor 530 val bp_ctrl = Output(new BPUCtrl) 531 // Memory Block 532 val sbuffer_threshold = Output(UInt(4.W)) 533 val ldld_vio_check_enable = Output(Bool()) 534 val soft_prefetch_enable = Output(Bool()) 535 val cache_error_enable = Output(Bool()) 536 val uncache_write_outstanding_enable = Output(Bool()) 537 // Rename 538 val fusion_enable = Output(Bool()) 539 val wfi_enable = Output(Bool()) 540 // Decode 541 val svinval_enable = Output(Bool()) 542 543 // distribute csr write signal 544 val distribute_csr = new DistributedCSRIO() 545 546 val singlestep = Output(Bool()) 547 val frontend_trigger = new FrontendTdataDistributeIO() 548 val mem_trigger = new MemTdataDistributeIO() 549 val trigger_enable = Output(Vec(10, Bool())) 550} 551 552class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 553 // CSR has been written by csr inst, copies of csr should be updated 554 val w = ValidIO(new Bundle { 555 val addr = Output(UInt(12.W)) 556 val data = Output(UInt(XLEN.W)) 557 }) 558} 559 560class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 561 // Request csr to be updated 562 // 563 // Note that this request will ONLY update CSR Module it self, 564 // copies of csr will NOT be updated, use it with care! 565 // 566 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 567 val w = ValidIO(new Bundle { 568 val addr = Output(UInt(12.W)) 569 val data = Output(UInt(XLEN.W)) 570 }) 571 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 572 when(valid){ 573 w.bits.addr := addr 574 w.bits.data := data 575 } 576 println("Distributed CSR update req registered for " + src_description) 577 } 578} 579 580class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 581 // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 582 val source = Output(new Bundle() { 583 val tag = Bool() // l1 tag array 584 val data = Bool() // l1 data array 585 val l2 = Bool() 586 }) 587 val opType = Output(new Bundle() { 588 val fetch = Bool() 589 val load = Bool() 590 val store = Bool() 591 val probe = Bool() 592 val release = Bool() 593 val atom = Bool() 594 }) 595 val paddr = Output(UInt(PAddrBits.W)) 596 597 // report error and paddr to beu 598 // bus error unit will receive error info iff ecc_error.valid 599 val report_to_beu = Output(Bool()) 600 601 // there is an valid error 602 // l1 cache error will always be report to CACHE_ERROR csr 603 val valid = Output(Bool()) 604 605 def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 606 val beu_info = Wire(new L1BusErrorUnitInfo) 607 beu_info.ecc_error.valid := report_to_beu 608 beu_info.ecc_error.bits := paddr 609 beu_info 610 } 611} 612 613/* TODO how to trigger on next inst? 6141. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 6152. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 616xret csr to pc + 4/ + 2 6172.5 The problem is to let it commit. This is the real TODO 6183. If it is load and hit before just treat it as regular load exception 619 */ 620 621// This bundle carries trigger hit info along the pipeline 622// Now there are 10 triggers divided into 5 groups of 2 623// These groups are 624// (if if) (store store) (load loid) (if store) (if load) 625 626// Triggers in the same group can chain, meaning that they only 627// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 628// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 629// Timing of 0 means trap at current inst, 1 means trap at next inst 630// Chaining and timing and the validness of a trigger is controlled by csr 631// In two chained triggers, if they have different timing, both won't fire 632//class TriggerCf (implicit p: Parameters) extends XSBundle { 633// val triggerHitVec = Vec(10, Bool()) 634// val triggerTiming = Vec(10, Bool()) 635// val triggerChainVec = Vec(5, Bool()) 636//} 637 638class TriggerCf(implicit p: Parameters) extends XSBundle { 639 // frontend 640 val frontendHit = Vec(4, Bool()) 641// val frontendTiming = Vec(4, Bool()) 642// val frontendHitNext = Vec(4, Bool()) 643 644// val frontendException = Bool() 645 // backend 646 val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 647 val backendHit = Vec(6, Bool()) 648// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 649 650 // Two situations not allowed: 651 // 1. load data comparison 652 // 2. store chaining with store 653 def getHitFrontend = frontendHit.reduce(_ || _) 654 def getHitBackend = backendHit.reduce(_ || _) 655 def hit = getHitFrontend || getHitBackend 656 def clear(): Unit = { 657 frontendHit.foreach(_ := false.B) 658 backendEn.foreach(_ := false.B) 659 backendHit.foreach(_ := false.B) 660 } 661} 662 663// these 3 bundles help distribute trigger control signals from CSR 664// to Frontend, Load and Store. 665class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 666 val t = Valid(new Bundle { 667 val addr = Output(UInt(2.W)) 668 val tdata = new MatchTriggerIO 669 }) 670 } 671 672class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 673 val t = Valid(new Bundle { 674 val addr = Output(UInt(3.W)) 675 val tdata = new MatchTriggerIO 676 }) 677} 678 679class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 680 val matchType = Output(UInt(2.W)) 681 val select = Output(Bool()) 682 val timing = Output(Bool()) 683 val action = Output(Bool()) 684 val chain = Output(Bool()) 685 val tdata2 = Output(UInt(64.W)) 686} 687 688class StallReasonIO(width: Int) extends Bundle { 689 val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 690 val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 691} 692 693// custom l2 - l1 interface 694class L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 695 val sourceId = UInt(log2Up(cfg.nMissEntries).W) // tilelink sourceID -> mshr id 696} 697