xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 8e8cb3b45ee125c36f85446a1f455de52c536930)
1package xiangshan
2
3import chisel3._
4import chisel3.util._
5import xiangshan.backend.brq.BrqPtr
6import xiangshan.backend.rename.FreeListPtr
7import xiangshan.backend.roq.RoqPtr
8import xiangshan.mem.{LqPtr, SqPtr}
9import xiangshan.frontend.PreDecodeInfo
10import xiangshan.frontend.HasBPUParameter
11import xiangshan.frontend.HasTageParameter
12
13// Fetch FetchWidth x 32-bit insts from Icache
14class FetchPacket extends XSBundle {
15  val instrs = Vec(PredictWidth, UInt(32.W))
16  val mask = UInt(PredictWidth.W)
17  // val pc = UInt(VAddrBits.W)
18  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
19  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
20  val brInfo = Vec(PredictWidth, new BranchInfo)
21  val pd = Vec(PredictWidth, new PreDecodeInfo)
22  val ipf = Bool()
23  val crossPageIPFFix = Bool()
24}
25
26class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
27  val valid = Bool()
28  val bits = gen.cloneType.asInstanceOf[T]
29  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
30}
31
32object ValidUndirectioned {
33  def apply[T <: Data](gen: T) = {
34    new ValidUndirectioned[T](gen)
35  }
36}
37
38class TageMeta extends XSBundle with HasTageParameter {
39  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
40  val altDiffers = Bool()
41  val providerU = UInt(2.W)
42  val providerCtr = UInt(3.W)
43  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
44}
45
46class BranchPrediction extends XSBundle {
47  val redirect = Bool()
48  val taken = Bool()
49  val jmpIdx = UInt(log2Up(PredictWidth).W)
50  val hasNotTakenBrs = Bool()
51  val target = UInt(VAddrBits.W)
52  val saveHalfRVI = Bool()
53  val takenOnBr = Bool()
54}
55
56class BranchInfo extends XSBundle with HasBPUParameter {
57  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
58  val ubtbHits = Bool()
59  val btbWriteWay = UInt(log2Up(BtbWays).W)
60  val btbHitJal = Bool()
61  val bimCtr = UInt(2.W)
62  val histPtr = UInt(log2Up(ExtHistoryLength).W)
63  val predHistPtr = UInt(log2Up(ExtHistoryLength).W)
64  val tageMeta = new TageMeta
65  val rasSp = UInt(log2Up(RasSize).W)
66  val rasTopCtr = UInt(8.W)
67  val rasToqAddr = UInt(VAddrBits.W)
68  val fetchIdx = UInt(log2Up(PredictWidth).W)
69  val specCnt = UInt(10.W)
70  val sawNotTakenBranch = Bool()
71
72  val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
73  val debug_btb_cycle  = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
74  val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
75
76  def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
77    this.histPtr := histPtr
78    this.tageMeta := tageMeta
79    this.rasSp := rasSp
80    this.rasTopCtr := rasTopCtr
81    this.asUInt
82  }
83  def size = 0.U.asTypeOf(this).getWidth
84  def fromUInt(x: UInt) = x.asTypeOf(this)
85}
86
87class Predecode extends XSBundle {
88  val isFetchpcEqualFirstpc = Bool()
89  val mask = UInt((FetchWidth*2).W)
90  val pd = Vec(FetchWidth*2, (new PreDecodeInfo))
91}
92
93class BranchUpdateInfo extends XSBundle {
94  // from backend
95  val pc = UInt(VAddrBits.W)
96  val pnpc = UInt(VAddrBits.W)
97  val target = UInt(VAddrBits.W)
98  val brTarget = UInt(VAddrBits.W)
99  val taken = Bool()
100  val fetchIdx = UInt(log2Up(FetchWidth*2).W)
101  val isMisPred = Bool()
102  val brTag = new BrqPtr
103
104  // frontend -> backend -> frontend
105  val pd = new PreDecodeInfo
106  val brInfo = new BranchInfo
107}
108
109// Dequeue DecodeWidth insts from Ibuffer
110class CtrlFlow extends XSBundle {
111  val instr = UInt(32.W)
112  val pc = UInt(VAddrBits.W)
113  val exceptionVec = Vec(16, Bool())
114  val intrVec = Vec(12, Bool())
115  val brUpdate = new BranchUpdateInfo
116  val crossPageIPFFix = Bool()
117}
118
119// Decode DecodeWidth insts at Decode Stage
120class CtrlSignals extends XSBundle {
121  val src1Type, src2Type, src3Type = SrcType()
122  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
123  val ldest = UInt(5.W)
124  val fuType = FuType()
125  val fuOpType = FuOpType()
126  val rfWen = Bool()
127  val fpWen = Bool()
128  val isXSTrap = Bool()
129  val noSpecExec = Bool()  // This inst can not be speculated
130  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
131  val flushPipe  = Bool()  // This inst will flush all the pipe when commit, like exception but can commit
132  val isRVF = Bool()
133  val imm = UInt(XLEN.W)
134  val commitType = CommitType()
135}
136
137class CfCtrl extends XSBundle {
138  val cf = new CtrlFlow
139  val ctrl = new CtrlSignals
140  val brTag = new BrqPtr
141}
142
143// Load / Store Index
144//
145// When using unified lsroq, lsIdx serves as lsroqIdx,
146// while separated lq and sq is used, lsIdx consists of lqIdx, sqIdx and l/s type.
147// All lsroqIdx will be replaced by new lsIdx in the future.
148trait HasLSIdx { this: HasXSParameter =>
149
150  // if(EnableUnifiedLSQ){
151  // Unified LSQ
152  val lsroqIdx = UInt(LsroqIdxWidth.W)
153  // } else {
154  // Separate LSQ
155  val lqIdx = new LqPtr
156  val sqIdx = new SqPtr
157}
158
159class LSIdx extends XSBundle with HasLSIdx {}
160
161// CfCtrl -> MicroOp at Rename Stage
162class MicroOp extends CfCtrl with HasLSIdx {
163  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
164  val src1State, src2State, src3State = SrcState()
165  val roqIdx = new RoqPtr
166  val diffTestDebugLrScValid = Bool()
167}
168
169class Redirect extends XSBundle {
170  val roqIdx = new RoqPtr
171  val isException = Bool()
172  val isMisPred = Bool()
173  val isReplay = Bool()
174  val isFlushPipe = Bool()
175  val pc = UInt(VAddrBits.W)
176  val target = UInt(VAddrBits.W)
177  val brTag = new BrqPtr
178}
179
180class Dp1ToDp2IO extends XSBundle {
181  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
182  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
183  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
184}
185
186class ReplayPregReq extends XSBundle {
187  // NOTE: set isInt and isFp both to 'false' when invalid
188  val isInt = Bool()
189  val isFp = Bool()
190  val preg = UInt(PhyRegIdxWidth.W)
191}
192
193class DebugBundle extends XSBundle{
194  val isMMIO = Bool()
195}
196
197class ExuInput extends XSBundle {
198  val uop = new MicroOp
199  val src1, src2, src3 = UInt(XLEN.W)
200}
201
202class ExuOutput extends XSBundle {
203  val uop = new MicroOp
204  val data = UInt(XLEN.W)
205  val redirectValid = Bool()
206  val redirect = new Redirect
207  val brUpdate = new BranchUpdateInfo
208  val debug = new DebugBundle
209}
210
211class ExternalInterruptIO extends XSBundle {
212  val mtip = Input(Bool())
213  val msip = Input(Bool())
214  val meip = Input(Bool())
215}
216
217class CSRSpecialIO extends XSBundle {
218  val exception = Flipped(ValidIO(new MicroOp))
219  val memExceptionVAddr = Input(UInt(VAddrBits.W))
220  val trapTarget = Output(UInt(VAddrBits.W))
221  val externalInterrupt = new ExternalInterruptIO
222  val interrupt = Output(Bool())
223}
224
225class ExuIO extends XSBundle {
226  val in = Flipped(DecoupledIO(new ExuInput))
227  val redirect = Flipped(ValidIO(new Redirect))
228  val out = DecoupledIO(new ExuOutput)
229  // for csr
230  val csrOnly = new CSRSpecialIO
231  val mcommit = Input(UInt(3.W))
232}
233
234class RoqCommit extends XSBundle {
235  val uop = new MicroOp
236  val isWalk = Bool()
237}
238
239class TlbFeedback extends XSBundle {
240  val roqIdx = new RoqPtr
241  val hit = Bool()
242}
243
244class FrontendToBackendIO extends XSBundle {
245  // to backend end
246  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
247  // from backend
248  val redirect = Flipped(ValidIO(new Redirect))
249  val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
250  val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
251}
252
253class TlbCsrBundle extends XSBundle {
254  val satp = new Bundle {
255    val mode = UInt(4.W) // TODO: may change number to parameter
256    val asid = UInt(16.W)
257    val ppn  = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
258  }
259  val priv = new Bundle {
260    val mxr = Bool()
261    val sum = Bool()
262    val imode = UInt(2.W)
263    val dmode = UInt(2.W)
264  }
265
266  override def toPrintable: Printable = {
267    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
268    p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
269  }
270}
271
272class SfenceBundle extends XSBundle {
273  val valid = Bool()
274  val bits = new Bundle {
275    val rs1 = Bool()
276    val rs2 = Bool()
277    val addr = UInt(VAddrBits.W)
278  }
279
280  override def toPrintable: Printable = {
281    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
282  }
283}
284