1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import utils._ 35 36import scala.math.max 37import Chisel.experimental.chiselName 38import chipsalliance.rocketchip.config.Parameters 39import chisel3.util.BitPat.bitPatToUInt 40import xiangshan.backend.exu.ExuConfig 41import xiangshan.backend.fu.PMPEntry 42import xiangshan.frontend.Ftq_Redirect_SRAMEntry 43import xiangshan.frontend.AllFoldedHistories 44import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 45 46class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 47 val valid = Bool() 48 val bits = gen.cloneType.asInstanceOf[T] 49 50} 51 52object ValidUndirectioned { 53 def apply[T <: Data](gen: T) = { 54 new ValidUndirectioned[T](gen) 55 } 56} 57 58object RSFeedbackType { 59 val tlbMiss = 0.U(3.W) 60 val mshrFull = 1.U(3.W) 61 val dataInvalid = 2.U(3.W) 62 val bankConflict = 3.U(3.W) 63 val ldVioCheckRedo = 4.U(3.W) 64 65 def apply() = UInt(3.W) 66} 67 68class PredictorAnswer(implicit p: Parameters) extends XSBundle { 69 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 70 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 71 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 72} 73 74class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 75 // from backend 76 val pc = UInt(VAddrBits.W) 77 // frontend -> backend -> frontend 78 val pd = new PreDecodeInfo 79 val rasSp = UInt(log2Up(RasSize).W) 80 val rasEntry = new RASEntry 81 // val hist = new ShiftingGlobalHistory 82 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 83 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 84 val lastBrNumOH = UInt((numBr+1).W) 85 val ghr = UInt(UbtbGHRLength.W) 86 val histPtr = new CGHPtr 87 val specCnt = Vec(numBr, UInt(10.W)) 88 // need pipeline update 89 val br_hit = Bool() 90 val predTaken = Bool() 91 val target = UInt(VAddrBits.W) 92 val taken = Bool() 93 val isMisPred = Bool() 94 val shift = UInt((log2Ceil(numBr)+1).W) 95 val addIntoHist = Bool() 96 97 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 98 // this.hist := entry.ghist 99 this.folded_hist := entry.folded_hist 100 this.lastBrNumOH := entry.lastBrNumOH 101 this.afhob := entry.afhob 102 this.histPtr := entry.histPtr 103 this.rasSp := entry.rasSp 104 this.rasEntry := entry.rasEntry 105 this 106 } 107} 108 109// Dequeue DecodeWidth insts from Ibuffer 110class CtrlFlow(implicit p: Parameters) extends XSBundle { 111 val instr = UInt(32.W) 112 val pc = UInt(VAddrBits.W) 113 val foldpc = UInt(MemPredPCWidth.W) 114 val exceptionVec = ExceptionVec() 115 val trigger = new TriggerCf 116 val intrVec = Vec(12, Bool()) 117 val pd = new PreDecodeInfo 118 val pred_taken = Bool() 119 val crossPageIPFFix = Bool() 120 val storeSetHit = Bool() // inst has been allocated an store set 121 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 122 // Load wait is needed 123 // load inst will not be executed until former store (predicted by mdp) addr calcuated 124 val loadWaitBit = Bool() 125 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 126 // load inst will not be executed until ALL former store addr calcuated 127 val loadWaitStrict = Bool() 128 val ssid = UInt(SSIDWidth.W) 129 val ftqPtr = new FtqPtr 130 val ftqOffset = UInt(log2Up(PredictWidth).W) 131 // This inst will flush all the pipe when it is the oldest inst in ROB, 132 // then replay from this inst itself 133 val replayInst = Bool() 134} 135 136 137class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 138 val isAddSub = Bool() // swap23 139 val typeTagIn = UInt(1.W) 140 val typeTagOut = UInt(1.W) 141 val fromInt = Bool() 142 val wflags = Bool() 143 val fpWen = Bool() 144 val fmaCmd = UInt(2.W) 145 val div = Bool() 146 val sqrt = Bool() 147 val fcvt = Bool() 148 val typ = UInt(2.W) 149 val fmt = UInt(2.W) 150 val ren3 = Bool() //TODO: remove SrcType.fp 151 val rm = UInt(3.W) 152} 153 154// Decode DecodeWidth insts at Decode Stage 155class CtrlSignals(implicit p: Parameters) extends XSBundle { 156 val srcType = Vec(3, SrcType()) 157 val lsrc = Vec(3, UInt(5.W)) 158 val ldest = UInt(5.W) 159 val fuType = FuType() 160 val fuOpType = FuOpType() 161 val rfWen = Bool() 162 val fpWen = Bool() 163 val isXSTrap = Bool() 164 val noSpecExec = Bool() // wait forward 165 val blockBackward = Bool() // block backward 166 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 167 val selImm = SelImm() 168 val imm = UInt(ImmUnion.maxLen.W) 169 val commitType = CommitType() 170 val fpu = new FPUCtrlSignals 171 val isMove = Bool() 172 val singleStep = Bool() 173 // This inst will flush all the pipe when it is the oldest inst in ROB, 174 // then replay from this inst itself 175 val replayInst = Bool() 176 177 private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 178 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 179 180 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 181 val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 182 allSignals zip decoder foreach { case (s, d) => s := d } 183 commitType := DontCare 184 this 185 } 186 187 def decode(bit: List[BitPat]): CtrlSignals = { 188 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 189 this 190 } 191 192 def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 193} 194 195class CfCtrl(implicit p: Parameters) extends XSBundle { 196 val cf = new CtrlFlow 197 val ctrl = new CtrlSignals 198} 199 200class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 201 val eliminatedMove = Bool() 202 // val fetchTime = UInt(64.W) 203 val renameTime = UInt(XLEN.W) 204 val dispatchTime = UInt(XLEN.W) 205 val enqRsTime = UInt(XLEN.W) 206 val selectTime = UInt(XLEN.W) 207 val issueTime = UInt(XLEN.W) 208 val writebackTime = UInt(XLEN.W) 209 // val commitTime = UInt(64.W) 210 val runahead_checkpoint_id = UInt(64.W) 211} 212 213// Separate LSQ 214class LSIdx(implicit p: Parameters) extends XSBundle { 215 val lqIdx = new LqPtr 216 val sqIdx = new SqPtr 217} 218 219// CfCtrl -> MicroOp at Rename Stage 220class MicroOp(implicit p: Parameters) extends CfCtrl { 221 val srcState = Vec(3, SrcState()) 222 val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 223 val pdest = UInt(PhyRegIdxWidth.W) 224 val old_pdest = UInt(PhyRegIdxWidth.W) 225 val robIdx = new RobPtr 226 val lqIdx = new LqPtr 227 val sqIdx = new SqPtr 228 val eliminatedMove = Bool() 229 val debugInfo = new PerfDebugInfo 230 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 231 val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 232 val readReg = if (isFp) { 233 ctrl.srcType(index) === SrcType.fp 234 } else { 235 ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 236 } 237 readReg && stateReady 238 } 239 def srcIsReady: Vec[Bool] = { 240 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 241 } 242 def clearExceptions( 243 exceptionBits: Seq[Int] = Seq(), 244 flushPipe: Boolean = false, 245 replayInst: Boolean = false 246 ): MicroOp = { 247 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 248 if (!flushPipe) { ctrl.flushPipe := false.B } 249 if (!replayInst) { ctrl.replayInst := false.B } 250 this 251 } 252 // Assume only the LUI instruction is decoded with IMM_U in ALU. 253 def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 254 // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 255 def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 256 successor.map{ case (src, srcType) => 257 val pdestMatch = pdest === src 258 // For state: no need to check whether src is x0/imm/pc because they are always ready. 259 val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 260 val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 261 val bothIntFp = exuCfg.readIntRf && exuCfg.readFpRf 262 val bothStateMatch = Mux(SrcType.regIsFp(srcType), fpMatch, rfStateMatch) 263 val stateCond = pdestMatch && (if (bothIntFp) bothStateMatch else rfStateMatch || fpMatch) 264 // For data: types are matched and int pdest is not $zero. 265 val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 266 val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType)) 267 (stateCond, dataCond) 268 } 269 } 270 // This MicroOp is used to wakeup another uop (the successor: MicroOp). 271 def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 272 wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 273 } 274 def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 275} 276 277class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 278 val uop = new MicroOp 279} 280 281class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 282 val flag = UInt(1.W) 283} 284 285class Redirect(implicit p: Parameters) extends XSBundle { 286 val robIdx = new RobPtr 287 val ftqIdx = new FtqPtr 288 val ftqOffset = UInt(log2Up(PredictWidth).W) 289 val level = RedirectLevel() 290 val interrupt = Bool() 291 val cfiUpdate = new CfiUpdateInfo 292 293 val stFtqIdx = new FtqPtr // for load violation predict 294 val stFtqOffset = UInt(log2Up(PredictWidth).W) 295 296 val debug_runahead_checkpoint_id = UInt(64.W) 297 298 // def isUnconditional() = RedirectLevel.isUnconditional(level) 299 def flushItself() = RedirectLevel.flushItself(level) 300 // def isException() = RedirectLevel.isException(level) 301} 302 303class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 304 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 305 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 306 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 307} 308 309class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 310 // NOTE: set isInt and isFp both to 'false' when invalid 311 val isInt = Bool() 312 val isFp = Bool() 313 val preg = UInt(PhyRegIdxWidth.W) 314} 315 316class DebugBundle(implicit p: Parameters) extends XSBundle { 317 val isMMIO = Bool() 318 val isPerfCnt = Bool() 319 val paddr = UInt(PAddrBits.W) 320 val vaddr = UInt(VAddrBits.W) 321} 322 323class ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp { 324 val src = Vec(3, UInt(XLEN.W)) 325} 326 327class ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp { 328 val data = UInt(XLEN.W) 329 val fflags = UInt(5.W) 330 val redirectValid = Bool() 331 val redirect = new Redirect 332 val debug = new DebugBundle 333} 334 335class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 336 val mtip = Input(Bool()) 337 val msip = Input(Bool()) 338 val meip = Input(Bool()) 339 val seip = Input(Bool()) 340 val debug = Input(Bool()) 341} 342 343class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 344 val exception = Flipped(ValidIO(new MicroOp)) 345 val isInterrupt = Input(Bool()) 346 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 347 val trapTarget = Output(UInt(VAddrBits.W)) 348 val externalInterrupt = new ExternalInterruptIO 349 val interrupt = Output(Bool()) 350} 351 352class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 353 val isInterrupt = Bool() 354} 355 356class RobCommitInfo(implicit p: Parameters) extends XSBundle { 357 val ldest = UInt(5.W) 358 val rfWen = Bool() 359 val fpWen = Bool() 360 val wflags = Bool() 361 val commitType = CommitType() 362 val pdest = UInt(PhyRegIdxWidth.W) 363 val old_pdest = UInt(PhyRegIdxWidth.W) 364 val ftqIdx = new FtqPtr 365 val ftqOffset = UInt(log2Up(PredictWidth).W) 366 367 // these should be optimized for synthesis verilog 368 val pc = UInt(VAddrBits.W) 369} 370 371class RobCommitIO(implicit p: Parameters) extends XSBundle { 372 val isWalk = Output(Bool()) 373 val valid = Vec(CommitWidth, Output(Bool())) 374 // valid bits optimized for walk 375 val walkValid = Vec(CommitWidth, Output(Bool())) 376 val info = Vec(CommitWidth, Output(new RobCommitInfo)) 377 378 def hasWalkInstr = isWalk && valid.asUInt.orR 379 380 def hasCommitInstr = !isWalk && valid.asUInt.orR 381} 382 383class RSFeedback(implicit p: Parameters) extends XSBundle { 384 val rsIdx = UInt(log2Up(IssQueSize).W) 385 val hit = Bool() 386 val flushState = Bool() 387 val sourceType = RSFeedbackType() 388 val dataInvalidSqIdx = new SqPtr 389} 390 391class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 392 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 393 // for instance: MemRSFeedbackIO()(updateP) 394 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 395 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 396 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 397 val isFirstIssue = Input(Bool()) 398} 399 400class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 401 // to backend end 402 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 403 val fromFtq = new FtqToCtrlIO 404 // from backend 405 val toFtq = Flipped(new CtrlToFtqIO) 406} 407 408class SatpStruct extends Bundle { 409 val mode = UInt(4.W) 410 val asid = UInt(16.W) 411 val ppn = UInt(44.W) 412} 413 414class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 415 val satp = new Bundle { 416 val changed = Bool() 417 val mode = UInt(4.W) // TODO: may change number to parameter 418 val asid = UInt(16.W) 419 val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 420 421 def apply(satp_value: UInt): Unit = { 422 require(satp_value.getWidth == XLEN) 423 val sa = satp_value.asTypeOf(new SatpStruct) 424 mode := sa.mode 425 asid := sa.asid 426 ppn := sa.ppn 427 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 428 } 429 } 430 val priv = new Bundle { 431 val mxr = Bool() 432 val sum = Bool() 433 val imode = UInt(2.W) 434 val dmode = UInt(2.W) 435 } 436 437 override def toPrintable: Printable = { 438 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 439 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 440 } 441} 442 443class SfenceBundle(implicit p: Parameters) extends XSBundle { 444 val valid = Bool() 445 val bits = new Bundle { 446 val rs1 = Bool() 447 val rs2 = Bool() 448 val addr = UInt(VAddrBits.W) 449 val asid = UInt(AsidLength.W) 450 } 451 452 override def toPrintable: Printable = { 453 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 454 } 455} 456 457// Bundle for load violation predictor updating 458class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 459 val valid = Bool() 460 461 // wait table update 462 val waddr = UInt(MemPredPCWidth.W) 463 val wdata = Bool() // true.B by default 464 465 // store set update 466 // by default, ldpc/stpc should be xor folded 467 val ldpc = UInt(MemPredPCWidth.W) 468 val stpc = UInt(MemPredPCWidth.W) 469} 470 471class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 472 // Prefetcher 473 val l1I_pf_enable = Output(Bool()) 474 val l2_pf_enable = Output(Bool()) 475 // ICache 476 val icache_parity_enable = Output(Bool()) 477 // Labeled XiangShan 478 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 479 // Load violation predictor 480 val lvpred_disable = Output(Bool()) 481 val no_spec_load = Output(Bool()) 482 val storeset_wait_store = Output(Bool()) 483 val storeset_no_fast_wakeup = Output(Bool()) 484 val lvpred_timeout = Output(UInt(5.W)) 485 // Branch predictor 486 val bp_ctrl = Output(new BPUCtrl) 487 // Memory Block 488 val sbuffer_threshold = Output(UInt(4.W)) 489 val ldld_vio_check_enable = Output(Bool()) 490 val soft_prefetch_enable = Output(Bool()) 491 val cache_error_enable = Output(Bool()) 492 // Rename 493 val move_elim_enable = Output(Bool()) 494 // Decode 495 val svinval_enable = Output(Bool()) 496 497 // distribute csr write signal 498 val distribute_csr = new DistributedCSRIO() 499 500 val singlestep = Output(Bool()) 501 val frontend_trigger = new FrontendTdataDistributeIO() 502 val mem_trigger = new MemTdataDistributeIO() 503 val trigger_enable = Output(Vec(10, Bool())) 504} 505 506class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 507 // CSR has been written by csr inst, copies of csr should be updated 508 val w = ValidIO(new Bundle { 509 val addr = Output(UInt(12.W)) 510 val data = Output(UInt(XLEN.W)) 511 }) 512} 513 514class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 515 // Request csr to be updated 516 // 517 // Note that this request will ONLY update CSR Module it self, 518 // copies of csr will NOT be updated, use it with care! 519 // 520 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 521 val w = ValidIO(new Bundle { 522 val addr = Output(UInt(12.W)) 523 val data = Output(UInt(XLEN.W)) 524 }) 525 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 526 when(valid){ 527 w.bits.addr := addr 528 w.bits.data := data 529 } 530 println("Distributed CSR update req registered for " + src_description) 531 } 532} 533 534class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 535 // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 536 val source = Output(new Bundle() { 537 val tag = Bool() // l1 tag array 538 val data = Bool() // l1 data array 539 val l2 = Bool() 540 }) 541 val opType = Output(new Bundle() { 542 val fetch = Bool() 543 val load = Bool() 544 val store = Bool() 545 val probe = Bool() 546 val release = Bool() 547 val atom = Bool() 548 }) 549 val paddr = Output(UInt(PAddrBits.W)) 550 551 // report error and paddr to beu 552 // bus error unit will receive error info iff ecc_error.valid 553 val report_to_beu = Output(Bool()) 554 555 // there is an valid error 556 // l1 cache error will always be report to CACHE_ERROR csr 557 val valid = Output(Bool()) 558 559 def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 560 val beu_info = Wire(new L1BusErrorUnitInfo) 561 beu_info.ecc_error.valid := report_to_beu 562 beu_info.ecc_error.bits := paddr 563 beu_info 564 } 565} 566 567/* TODO how to trigger on next inst? 5681. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 5692. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 570xret csr to pc + 4/ + 2 5712.5 The problem is to let it commit. This is the real TODO 5723. If it is load and hit before just treat it as regular load exception 573 */ 574 575// This bundle carries trigger hit info along the pipeline 576// Now there are 10 triggers divided into 5 groups of 2 577// These groups are 578// (if if) (store store) (load loid) (if store) (if load) 579 580// Triggers in the same group can chain, meaning that they only 581// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 582// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 583// Timing of 0 means trap at current inst, 1 means trap at next inst 584// Chaining and timing and the validness of a trigger is controlled by csr 585// In two chained triggers, if they have different timing, both won't fire 586//class TriggerCf (implicit p: Parameters) extends XSBundle { 587// val triggerHitVec = Vec(10, Bool()) 588// val triggerTiming = Vec(10, Bool()) 589// val triggerChainVec = Vec(5, Bool()) 590//} 591 592class TriggerCf(implicit p: Parameters) extends XSBundle { 593 // frontend 594 val frontendHit = Vec(4, Bool()) 595// val frontendTiming = Vec(4, Bool()) 596// val frontendHitNext = Vec(4, Bool()) 597 598// val frontendException = Bool() 599 // backend 600 val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 601 val backendHit = Vec(6, Bool()) 602// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 603 604 // Two situations not allowed: 605 // 1. load data comparison 606 // 2. store chaining with store 607 def getHitFrontend = frontendHit.reduce(_ || _) 608 def getHitBackend = backendHit.reduce(_ || _) 609 def hit = getHitFrontend || getHitBackend 610 def clear(): Unit = { 611 frontendHit.foreach(_ := false.B) 612 backendEn.foreach(_ := false.B) 613 backendHit.foreach(_ := false.B) 614 } 615} 616 617// these 3 bundles help distribute trigger control signals from CSR 618// to Frontend, Load and Store. 619class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 620 val t = Valid(new Bundle { 621 val addr = Output(UInt(2.W)) 622 val tdata = new MatchTriggerIO 623 }) 624 } 625 626class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 627 val t = Valid(new Bundle { 628 val addr = Output(UInt(3.W)) 629 val tdata = new MatchTriggerIO 630 }) 631} 632 633class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 634 val matchType = Output(UInt(2.W)) 635 val select = Output(Bool()) 636 val timing = Output(Bool()) 637 val action = Output(Bool()) 638 val chain = Output(Bool()) 639 val tdata2 = Output(UInt(64.W)) 640} 641