1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import utils._ 35import utility._ 36 37import scala.math.max 38import Chisel.experimental.chiselName 39import chipsalliance.rocketchip.config.Parameters 40import chisel3.util.BitPat.bitPatToUInt 41import xiangshan.backend.exu.ExuConfig 42import xiangshan.backend.fu.PMPEntry 43import xiangshan.frontend.Ftq_Redirect_SRAMEntry 44import xiangshan.frontend.AllFoldedHistories 45import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 46 47class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 48 val valid = Bool() 49 val bits = gen.cloneType.asInstanceOf[T] 50 51} 52 53object ValidUndirectioned { 54 def apply[T <: Data](gen: T) = { 55 new ValidUndirectioned[T](gen) 56 } 57} 58 59object RSFeedbackType { 60 val tlbMiss = 0.U(3.W) 61 val mshrFull = 1.U(3.W) 62 val dataInvalid = 2.U(3.W) 63 val bankConflict = 3.U(3.W) 64 val ldVioCheckRedo = 4.U(3.W) 65 66 val feedbackInvalid = 7.U(3.W) 67 68 def apply() = UInt(3.W) 69} 70 71class PredictorAnswer(implicit p: Parameters) extends XSBundle { 72 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 73 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 74 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 75} 76 77class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 78 // from backend 79 val pc = UInt(VAddrBits.W) 80 // frontend -> backend -> frontend 81 val pd = new PreDecodeInfo 82 val rasSp = UInt(log2Up(RasSize).W) 83 val rasEntry = new RASEntry 84 // val hist = new ShiftingGlobalHistory 85 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 86 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 87 val lastBrNumOH = UInt((numBr+1).W) 88 val ghr = UInt(UbtbGHRLength.W) 89 val histPtr = new CGHPtr 90 val specCnt = Vec(numBr, UInt(10.W)) 91 // need pipeline update 92 val br_hit = Bool() 93 val predTaken = Bool() 94 val target = UInt(VAddrBits.W) 95 val taken = Bool() 96 val isMisPred = Bool() 97 val shift = UInt((log2Ceil(numBr)+1).W) 98 val addIntoHist = Bool() 99 100 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 101 // this.hist := entry.ghist 102 this.folded_hist := entry.folded_hist 103 this.lastBrNumOH := entry.lastBrNumOH 104 this.afhob := entry.afhob 105 this.histPtr := entry.histPtr 106 this.rasSp := entry.rasSp 107 this.rasEntry := entry.rasTop 108 this 109 } 110} 111 112// Dequeue DecodeWidth insts from Ibuffer 113class CtrlFlow(implicit p: Parameters) extends XSBundle { 114 val instr = UInt(32.W) 115 val pc = UInt(VAddrBits.W) 116 val foldpc = UInt(MemPredPCWidth.W) 117 val exceptionVec = ExceptionVec() 118 val trigger = new TriggerCf 119 val pd = new PreDecodeInfo 120 val pred_taken = Bool() 121 val crossPageIPFFix = Bool() 122 val storeSetHit = Bool() // inst has been allocated an store set 123 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 124 // Load wait is needed 125 // load inst will not be executed until former store (predicted by mdp) addr calcuated 126 val loadWaitBit = Bool() 127 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 128 // load inst will not be executed until ALL former store addr calcuated 129 val loadWaitStrict = Bool() 130 val ssid = UInt(SSIDWidth.W) 131 val ftqPtr = new FtqPtr 132 val ftqOffset = UInt(log2Up(PredictWidth).W) 133} 134 135 136class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 137 val isAddSub = Bool() // swap23 138 val typeTagIn = UInt(1.W) 139 val typeTagOut = UInt(1.W) 140 val fromInt = Bool() 141 val wflags = Bool() 142 val fpWen = Bool() 143 val fmaCmd = UInt(2.W) 144 val div = Bool() 145 val sqrt = Bool() 146 val fcvt = Bool() 147 val typ = UInt(2.W) 148 val fmt = UInt(2.W) 149 val ren3 = Bool() //TODO: remove SrcType.fp 150 val rm = UInt(3.W) 151} 152 153class VType(implicit p: Parameters) extends XSBundle { 154 val vma = Bool() 155 val vta = Bool() 156 val vsew = UInt(3.W) 157 val vlmul = UInt(3.W) 158} 159 160class VConfig(implicit p: Parameters) extends XSBundle { 161 val vl = UInt(8.W) 162 val vtype = new VType 163} 164 165// Decode DecodeWidth insts at Decode Stage 166class CtrlSignals(implicit p: Parameters) extends XSBundle { 167 val srcType = Vec(4, SrcType()) 168 val lsrc = Vec(4, UInt(6.W)) 169 val ldest = UInt(6.W) 170 val fuType = FuType() 171 val fuOpType = FuOpType() 172 val rfWen = Bool() 173 val fpWen = Bool() 174 val vecWen = Bool() 175 def fpVecWen = fpWen || vecWen 176 val isXSTrap = Bool() 177 val noSpecExec = Bool() // wait forward 178 val blockBackward = Bool() // block backward 179 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 180 val selImm = SelImm() 181 val imm = UInt(ImmUnion.maxLen.W) 182 val commitType = CommitType() 183 val fpu = new FPUCtrlSignals 184 val uopIdx = UInt(5.W) 185 val vconfig = new VConfig 186 val isMove = Bool() 187 val singleStep = Bool() 188 // This inst will flush all the pipe when it is the oldest inst in ROB, 189 // then replay from this inst itself 190 val replayInst = Bool() 191 192 private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 193 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 194 195 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 196 val decoder: Seq[UInt] = ListLookup( 197 inst, XDecode.decodeDefault.map(bitPatToUInt), 198 table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray 199 ) 200 allSignals zip decoder foreach { case (s, d) => s := d } 201 commitType := DontCare 202 this 203 } 204 205 def decode(bit: List[BitPat]): CtrlSignals = { 206 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 207 this 208 } 209 210 def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 211 def isSoftPrefetch: Bool = { 212 fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 213 } 214} 215 216class CfCtrl(implicit p: Parameters) extends XSBundle { 217 val cf = new CtrlFlow 218 val ctrl = new CtrlSignals 219} 220 221class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 222 val eliminatedMove = Bool() 223 // val fetchTime = UInt(64.W) 224 val renameTime = UInt(XLEN.W) 225 val dispatchTime = UInt(XLEN.W) 226 val enqRsTime = UInt(XLEN.W) 227 val selectTime = UInt(XLEN.W) 228 val issueTime = UInt(XLEN.W) 229 val writebackTime = UInt(XLEN.W) 230 // val commitTime = UInt(64.W) 231 val runahead_checkpoint_id = UInt(64.W) 232} 233 234// Separate LSQ 235class LSIdx(implicit p: Parameters) extends XSBundle { 236 val lqIdx = new LqPtr 237 val sqIdx = new SqPtr 238} 239 240// CfCtrl -> MicroOp at Rename Stage 241class MicroOp(implicit p: Parameters) extends CfCtrl { 242 val srcState = Vec(4, SrcState()) 243 val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 244 val pdest = UInt(PhyRegIdxWidth.W) 245 val old_pdest = UInt(PhyRegIdxWidth.W) 246 val robIdx = new RobPtr 247 val lqIdx = new LqPtr 248 val sqIdx = new SqPtr 249 val eliminatedMove = Bool() 250 val debugInfo = new PerfDebugInfo 251 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 252 val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 253 val readReg = if (isFp) { 254 ctrl.srcType(index) === SrcType.fp 255 } else { 256 ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 257 } 258 readReg && stateReady 259 } 260 def srcIsReady: Vec[Bool] = { 261 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 262 } 263 def clearExceptions( 264 exceptionBits: Seq[Int] = Seq(), 265 flushPipe: Boolean = false, 266 replayInst: Boolean = false 267 ): MicroOp = { 268 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 269 if (!flushPipe) { ctrl.flushPipe := false.B } 270 if (!replayInst) { ctrl.replayInst := false.B } 271 this 272 } 273 // Assume only the LUI instruction is decoded with IMM_U in ALU. 274 def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 275 // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 276 def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 277 successor.map{ case (src, srcType) => 278 val pdestMatch = pdest === src 279 // For state: no need to check whether src is x0/imm/pc because they are always ready. 280 val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 281 // FIXME: divide fpMatch and vecMatch then 282 val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 283 val vecMatch = if (exuCfg.readVecRf) ctrl.vecWen else false.B 284 val allIntFpVec = exuCfg.readIntRf && exuCfg.readFpVecRf 285 val allStateMatch = Mux(SrcType.isVp(srcType), vecMatch, Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch)) 286 val stateCond = pdestMatch && (if (allIntFpVec) allStateMatch else rfStateMatch || fpMatch || vecMatch) 287 // For data: types are matched and int pdest is not $zero. 288 val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 289 val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType) || vecMatch && SrcType.isVp(srcType)) 290 (stateCond, dataCond) 291 } 292 } 293 // This MicroOp is used to wakeup another uop (the successor: MicroOp). 294 def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 295 wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 296 } 297 def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 298} 299 300class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 301 val uop = new MicroOp 302} 303 304class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 305 val flag = UInt(1.W) 306} 307 308class Redirect(implicit p: Parameters) extends XSBundle { 309 val robIdx = new RobPtr 310 val ftqIdx = new FtqPtr 311 val ftqOffset = UInt(log2Up(PredictWidth).W) 312 val level = RedirectLevel() 313 val interrupt = Bool() 314 val cfiUpdate = new CfiUpdateInfo 315 316 val stFtqIdx = new FtqPtr // for load violation predict 317 val stFtqOffset = UInt(log2Up(PredictWidth).W) 318 319 val debug_runahead_checkpoint_id = UInt(64.W) 320 321 // def isUnconditional() = RedirectLevel.isUnconditional(level) 322 def flushItself() = RedirectLevel.flushItself(level) 323 // def isException() = RedirectLevel.isException(level) 324} 325 326class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 327 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 328 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 329 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 330} 331 332class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 333 // NOTE: set isInt and isFp both to 'false' when invalid 334 val isInt = Bool() 335 val isFp = Bool() 336 val preg = UInt(PhyRegIdxWidth.W) 337} 338 339class DebugBundle(implicit p: Parameters) extends XSBundle { 340 val isMMIO = Bool() 341 val isPerfCnt = Bool() 342 val paddr = UInt(PAddrBits.W) 343 val vaddr = UInt(VAddrBits.W) 344} 345 346class ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 347 val dataWidth = if (isVpu) VLEN else XLEN 348 349 val src = Vec(3, UInt(dataWidth.W)) 350} 351 352class ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 353 val dataWidth = if (isVpu) VLEN else XLEN 354 355 val data = UInt(dataWidth.W) 356 val fflags = UInt(5.W) 357 val redirectValid = Bool() 358 val redirect = new Redirect 359 val debug = new DebugBundle 360} 361 362class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 363 val mtip = Input(Bool()) 364 val msip = Input(Bool()) 365 val meip = Input(Bool()) 366 val seip = Input(Bool()) 367 val debug = Input(Bool()) 368} 369 370class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 371 val exception = Flipped(ValidIO(new MicroOp)) 372 val isInterrupt = Input(Bool()) 373 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 374 val trapTarget = Output(UInt(VAddrBits.W)) 375 val externalInterrupt = new ExternalInterruptIO 376 val interrupt = Output(Bool()) 377} 378 379class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 380 val isInterrupt = Bool() 381} 382 383class RobCommitInfo(implicit p: Parameters) extends XSBundle { 384 val ldest = UInt(6.W) 385 val rfWen = Bool() 386 val fpWen = Bool() 387 val vecWen = Bool() 388 def fpVecWen = fpWen || vecWen 389 val wflags = Bool() 390 val commitType = CommitType() 391 val pdest = UInt(PhyRegIdxWidth.W) 392 val old_pdest = UInt(PhyRegIdxWidth.W) 393 val ftqIdx = new FtqPtr 394 val ftqOffset = UInt(log2Up(PredictWidth).W) 395 val isMove = Bool() 396 397 // these should be optimized for synthesis verilog 398 val pc = UInt(VAddrBits.W) 399 400 val uopIdx = UInt(5.W) 401 val vconfig = new VConfig 402} 403 404class RobCommitIO(implicit p: Parameters) extends XSBundle { 405 val isCommit = Bool() 406 val commitValid = Vec(CommitWidth, Bool()) 407 408 val isWalk = Bool() 409 // valid bits optimized for walk 410 val walkValid = Vec(CommitWidth, Bool()) 411 412 val info = Vec(CommitWidth, new RobCommitInfo) 413 414 def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 415 def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 416} 417 418class RSFeedback(implicit p: Parameters) extends XSBundle { 419 val rsIdx = UInt(log2Up(IssQueSize).W) 420 val hit = Bool() 421 val flushState = Bool() 422 val sourceType = RSFeedbackType() 423 val dataInvalidSqIdx = new SqPtr 424} 425 426class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 427 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 428 // for instance: MemRSFeedbackIO()(updateP) 429 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 430 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 431 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 432 val isFirstIssue = Input(Bool()) 433} 434 435class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 436 // to backend end 437 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 438 val fromFtq = new FtqToCtrlIO 439 // from backend 440 val toFtq = Flipped(new CtrlToFtqIO) 441} 442 443class SatpStruct(implicit p: Parameters) extends XSBundle { 444 val mode = UInt(4.W) 445 val asid = UInt(16.W) 446 val ppn = UInt(44.W) 447} 448 449class TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 450 val changed = Bool() 451 452 def apply(satp_value: UInt): Unit = { 453 require(satp_value.getWidth == XLEN) 454 val sa = satp_value.asTypeOf(new SatpStruct) 455 mode := sa.mode 456 asid := sa.asid 457 ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 458 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 459 } 460} 461 462class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 463 val satp = new TlbSatpBundle() 464 val priv = new Bundle { 465 val mxr = Bool() 466 val sum = Bool() 467 val imode = UInt(2.W) 468 val dmode = UInt(2.W) 469 } 470 471 override def toPrintable: Printable = { 472 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 473 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 474 } 475} 476 477class SfenceBundle(implicit p: Parameters) extends XSBundle { 478 val valid = Bool() 479 val bits = new Bundle { 480 val rs1 = Bool() 481 val rs2 = Bool() 482 val addr = UInt(VAddrBits.W) 483 val asid = UInt(AsidLength.W) 484 val flushPipe = Bool() 485 } 486 487 override def toPrintable: Printable = { 488 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 489 } 490} 491 492// Bundle for load violation predictor updating 493class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 494 val valid = Bool() 495 496 // wait table update 497 val waddr = UInt(MemPredPCWidth.W) 498 val wdata = Bool() // true.B by default 499 500 // store set update 501 // by default, ldpc/stpc should be xor folded 502 val ldpc = UInt(MemPredPCWidth.W) 503 val stpc = UInt(MemPredPCWidth.W) 504} 505 506class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 507 // Prefetcher 508 val l1I_pf_enable = Output(Bool()) 509 val l2_pf_enable = Output(Bool()) 510 val l1D_pf_enable = Output(Bool()) 511 val l1D_pf_train_on_hit = Output(Bool()) 512 val l1D_pf_enable_agt = Output(Bool()) 513 val l1D_pf_enable_pht = Output(Bool()) 514 val l1D_pf_active_threshold = Output(UInt(4.W)) 515 val l1D_pf_active_stride = Output(UInt(6.W)) 516 val l1D_pf_enable_stride = Output(Bool()) 517 val l2_pf_store_only = Output(Bool()) 518 // ICache 519 val icache_parity_enable = Output(Bool()) 520 // Labeled XiangShan 521 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 522 // Load violation predictor 523 val lvpred_disable = Output(Bool()) 524 val no_spec_load = Output(Bool()) 525 val storeset_wait_store = Output(Bool()) 526 val storeset_no_fast_wakeup = Output(Bool()) 527 val lvpred_timeout = Output(UInt(5.W)) 528 // Branch predictor 529 val bp_ctrl = Output(new BPUCtrl) 530 // Memory Block 531 val sbuffer_threshold = Output(UInt(4.W)) 532 val ldld_vio_check_enable = Output(Bool()) 533 val soft_prefetch_enable = Output(Bool()) 534 val cache_error_enable = Output(Bool()) 535 val uncache_write_outstanding_enable = Output(Bool()) 536 // Rename 537 val fusion_enable = Output(Bool()) 538 val wfi_enable = Output(Bool()) 539 // Decode 540 val svinval_enable = Output(Bool()) 541 542 // distribute csr write signal 543 val distribute_csr = new DistributedCSRIO() 544 545 val singlestep = Output(Bool()) 546 val frontend_trigger = new FrontendTdataDistributeIO() 547 val mem_trigger = new MemTdataDistributeIO() 548 val trigger_enable = Output(Vec(10, Bool())) 549} 550 551class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 552 // CSR has been written by csr inst, copies of csr should be updated 553 val w = ValidIO(new Bundle { 554 val addr = Output(UInt(12.W)) 555 val data = Output(UInt(XLEN.W)) 556 }) 557} 558 559class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 560 // Request csr to be updated 561 // 562 // Note that this request will ONLY update CSR Module it self, 563 // copies of csr will NOT be updated, use it with care! 564 // 565 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 566 val w = ValidIO(new Bundle { 567 val addr = Output(UInt(12.W)) 568 val data = Output(UInt(XLEN.W)) 569 }) 570 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 571 when(valid){ 572 w.bits.addr := addr 573 w.bits.data := data 574 } 575 println("Distributed CSR update req registered for " + src_description) 576 } 577} 578 579class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 580 // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 581 val source = Output(new Bundle() { 582 val tag = Bool() // l1 tag array 583 val data = Bool() // l1 data array 584 val l2 = Bool() 585 }) 586 val opType = Output(new Bundle() { 587 val fetch = Bool() 588 val load = Bool() 589 val store = Bool() 590 val probe = Bool() 591 val release = Bool() 592 val atom = Bool() 593 }) 594 val paddr = Output(UInt(PAddrBits.W)) 595 596 // report error and paddr to beu 597 // bus error unit will receive error info iff ecc_error.valid 598 val report_to_beu = Output(Bool()) 599 600 // there is an valid error 601 // l1 cache error will always be report to CACHE_ERROR csr 602 val valid = Output(Bool()) 603 604 def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 605 val beu_info = Wire(new L1BusErrorUnitInfo) 606 beu_info.ecc_error.valid := report_to_beu 607 beu_info.ecc_error.bits := paddr 608 beu_info 609 } 610} 611 612/* TODO how to trigger on next inst? 6131. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 6142. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 615xret csr to pc + 4/ + 2 6162.5 The problem is to let it commit. This is the real TODO 6173. If it is load and hit before just treat it as regular load exception 618 */ 619 620// This bundle carries trigger hit info along the pipeline 621// Now there are 10 triggers divided into 5 groups of 2 622// These groups are 623// (if if) (store store) (load loid) (if store) (if load) 624 625// Triggers in the same group can chain, meaning that they only 626// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 627// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 628// Timing of 0 means trap at current inst, 1 means trap at next inst 629// Chaining and timing and the validness of a trigger is controlled by csr 630// In two chained triggers, if they have different timing, both won't fire 631//class TriggerCf (implicit p: Parameters) extends XSBundle { 632// val triggerHitVec = Vec(10, Bool()) 633// val triggerTiming = Vec(10, Bool()) 634// val triggerChainVec = Vec(5, Bool()) 635//} 636 637class TriggerCf(implicit p: Parameters) extends XSBundle { 638 // frontend 639 val frontendHit = Vec(4, Bool()) 640// val frontendTiming = Vec(4, Bool()) 641// val frontendHitNext = Vec(4, Bool()) 642 643// val frontendException = Bool() 644 // backend 645 val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 646 val backendHit = Vec(6, Bool()) 647// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 648 649 // Two situations not allowed: 650 // 1. load data comparison 651 // 2. store chaining with store 652 def getHitFrontend = frontendHit.reduce(_ || _) 653 def getHitBackend = backendHit.reduce(_ || _) 654 def hit = getHitFrontend || getHitBackend 655 def clear(): Unit = { 656 frontendHit.foreach(_ := false.B) 657 backendEn.foreach(_ := false.B) 658 backendHit.foreach(_ := false.B) 659 } 660} 661 662// these 3 bundles help distribute trigger control signals from CSR 663// to Frontend, Load and Store. 664class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 665 val t = Valid(new Bundle { 666 val addr = Output(UInt(2.W)) 667 val tdata = new MatchTriggerIO 668 }) 669 } 670 671class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 672 val t = Valid(new Bundle { 673 val addr = Output(UInt(3.W)) 674 val tdata = new MatchTriggerIO 675 }) 676} 677 678class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 679 val matchType = Output(UInt(2.W)) 680 val select = Output(Bool()) 681 val timing = Output(Bool()) 682 val action = Output(Bool()) 683 val chain = Output(Bool()) 684 val tdata2 = Output(UInt(64.W)) 685} 686