xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 4d0a7d51b95c6a122038f3ecba35f90cfbe7bbde)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan
18
19import chisel3._
20import chisel3.util._
21import xiangshan.backend.rob.RobPtr
22import xiangshan.backend.CtrlToFtqIO
23import xiangshan.backend.decode.{ImmUnion, XDecode}
24import xiangshan.mem.{LqPtr, SqPtr}
25import xiangshan.frontend.PreDecodeInfo
26import xiangshan.frontend.HasBPUParameter
27import xiangshan.frontend.{GlobalHistory, ShiftingGlobalHistory, CircularGlobalHistory, AllFoldedHistories}
28import xiangshan.frontend.RASEntry
29import xiangshan.frontend.BPUCtrl
30import xiangshan.frontend.FtqPtr
31import xiangshan.frontend.CGHPtr
32import xiangshan.frontend.FtqRead
33import xiangshan.frontend.FtqToCtrlIO
34import utils._
35
36import scala.math.max
37import Chisel.experimental.chiselName
38import chipsalliance.rocketchip.config.Parameters
39import chisel3.util.BitPat.bitPatToUInt
40import xiangshan.backend.fu.PMPEntry
41import xiangshan.frontend.Ftq_Redirect_SRAMEntry
42import xiangshan.frontend.AllFoldedHistories
43
44class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
45  val valid = Bool()
46  val bits = gen.cloneType.asInstanceOf[T]
47
48  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
49}
50
51object ValidUndirectioned {
52  def apply[T <: Data](gen: T) = {
53    new ValidUndirectioned[T](gen)
54  }
55}
56
57object RSFeedbackType {
58  val tlbMiss = 0.U(3.W)
59  val mshrFull = 1.U(3.W)
60  val dataInvalid = 2.U(3.W)
61  val bankConflict = 3.U(3.W)
62  val ldVioCheckRedo = 4.U(3.W)
63
64  def apply() = UInt(3.W)
65}
66
67class PredictorAnswer(implicit p: Parameters) extends XSBundle {
68  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
69  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
70  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
71}
72
73class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
74  // from backend
75  val pc = UInt(VAddrBits.W)
76  // frontend -> backend -> frontend
77  val pd = new PreDecodeInfo
78  val rasSp = UInt(log2Up(RasSize).W)
79  val rasEntry = new RASEntry
80  // val hist = new ShiftingGlobalHistory
81  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
82  val histPtr = new CGHPtr
83  val phist = UInt(PathHistoryLength.W)
84  val specCnt = Vec(numBr, UInt(10.W))
85  val phNewBit = Bool()
86  // need pipeline update
87  val br_hit = Bool()
88  val predTaken = Bool()
89  val target = UInt(VAddrBits.W)
90  val taken = Bool()
91  val isMisPred = Bool()
92  val shift = UInt((log2Ceil(numBr)+1).W)
93  val addIntoHist = Bool()
94
95  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
96    // this.hist := entry.ghist
97    this.folded_hist := entry.folded_hist
98    this.histPtr := entry.histPtr
99    this.phist := entry.phist
100    this.phNewBit := entry.phNewBit
101    this.rasSp := entry.rasSp
102    this.rasEntry := entry.rasEntry
103    this.specCnt := entry.specCnt
104    this
105  }
106}
107
108// Dequeue DecodeWidth insts from Ibuffer
109class CtrlFlow(implicit p: Parameters) extends XSBundle {
110  val instr = UInt(32.W)
111  val pc = UInt(VAddrBits.W)
112  val foldpc = UInt(MemPredPCWidth.W)
113  val exceptionVec = ExceptionVec()
114  val intrVec = Vec(12, Bool())
115  val pd = new PreDecodeInfo
116  val pred_taken = Bool()
117  val crossPageIPFFix = Bool()
118  val storeSetHit = Bool() // inst has been allocated an store set
119  val waitForSqIdx = new SqPtr // store set predicted previous store sqIdx
120  // Load wait is needed
121  // load inst will not be executed until former store (predicted by mdp) addr calcuated
122  val loadWaitBit = Bool()
123  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
124  // load inst will not be executed until ALL former store addr calcuated
125  val loadWaitStrict = Bool()
126  val ssid = UInt(SSIDWidth.W)
127  val ftqPtr = new FtqPtr
128  val ftqOffset = UInt(log2Up(PredictWidth).W)
129  // This inst will flush all the pipe when it is the oldest inst in ROB,
130  // then replay from this inst itself
131  val replayInst = Bool()
132}
133
134class FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
135  val isAddSub = Bool() // swap23
136  val typeTagIn = UInt(1.W)
137  val typeTagOut = UInt(1.W)
138  val fromInt = Bool()
139  val wflags = Bool()
140  val fpWen = Bool()
141  val fmaCmd = UInt(2.W)
142  val div = Bool()
143  val sqrt = Bool()
144  val fcvt = Bool()
145  val typ = UInt(2.W)
146  val fmt = UInt(2.W)
147  val ren3 = Bool() //TODO: remove SrcType.fp
148  val rm = UInt(3.W)
149}
150
151// Decode DecodeWidth insts at Decode Stage
152class CtrlSignals(implicit p: Parameters) extends XSBundle {
153  val srcType = Vec(3, SrcType())
154  val lsrc = Vec(3, UInt(5.W))
155  val ldest = UInt(5.W)
156  val fuType = FuType()
157  val fuOpType = FuOpType()
158  val rfWen = Bool()
159  val fpWen = Bool()
160  val isXSTrap = Bool()
161  val noSpecExec = Bool() // wait forward
162  val blockBackward = Bool() // block backward
163  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
164  val isRVF = Bool()
165  val selImm = SelImm()
166  val imm = UInt(ImmUnion.maxLen.W)
167  val commitType = CommitType()
168  val fpu = new FPUCtrlSignals
169  val isMove = Bool()
170  val singleStep = Bool()
171  // This inst will flush all the pipe when it is the oldest inst in ROB,
172  // then replay from this inst itself
173  val replayInst = Bool()
174
175  private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen,
176    isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
177
178  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
179    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
180    allSignals zip decoder foreach { case (s, d) => s := d }
181    commitType := DontCare
182    this
183  }
184
185  def decode(bit: List[BitPat]): CtrlSignals = {
186    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
187    this
188  }
189}
190
191class CfCtrl(implicit p: Parameters) extends XSBundle {
192  val cf = new CtrlFlow
193  val ctrl = new CtrlSignals
194}
195
196class PerfDebugInfo(implicit p: Parameters) extends XSBundle {
197  val eliminatedMove = Bool()
198  // val fetchTime = UInt(64.W)
199  val renameTime = UInt(XLEN.W)
200  val dispatchTime = UInt(XLEN.W)
201  val enqRsTime = UInt(XLEN.W)
202  val selectTime = UInt(XLEN.W)
203  val issueTime = UInt(XLEN.W)
204  val writebackTime = UInt(XLEN.W)
205  // val commitTime = UInt(64.W)
206  val runahead_checkpoint_id = UInt(64.W)
207}
208
209// Separate LSQ
210class LSIdx(implicit p: Parameters) extends XSBundle {
211  val lqIdx = new LqPtr
212  val sqIdx = new SqPtr
213}
214
215// CfCtrl -> MicroOp at Rename Stage
216class MicroOp(implicit p: Parameters) extends CfCtrl {
217  val srcState = Vec(3, SrcState())
218  val psrc = Vec(3, UInt(PhyRegIdxWidth.W))
219  val pdest = UInt(PhyRegIdxWidth.W)
220  val old_pdest = UInt(PhyRegIdxWidth.W)
221  val robIdx = new RobPtr
222  val lqIdx = new LqPtr
223  val sqIdx = new SqPtr
224  val diffTestDebugLrScValid = Bool()
225  val eliminatedMove = Bool()
226  val debugInfo = new PerfDebugInfo
227  def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = {
228    (index, rfType) match {
229      case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B)
230      case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B)
231      case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B)
232      case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B)
233      case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B)
234      case _ => false.B
235    }
236  }
237  def srcIsReady: Vec[Bool] = {
238    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
239  }
240  def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U
241  def doWriteFpRf: Bool = ctrl.fpWen
242  def clearExceptions(): MicroOp = {
243    cf.exceptionVec.map(_ := false.B)
244    ctrl.replayInst := false.B
245    ctrl.flushPipe := false.B
246    this
247  }
248}
249
250class MicroOpRbExt(implicit p: Parameters) extends XSBundle {
251  val uop = new MicroOp
252  val flag = UInt(1.W)
253}
254
255class Redirect(implicit p: Parameters) extends XSBundle {
256  val robIdx = new RobPtr
257  val ftqIdx = new FtqPtr
258  val ftqOffset = UInt(log2Up(PredictWidth).W)
259  val level = RedirectLevel()
260  val interrupt = Bool()
261  val cfiUpdate = new CfiUpdateInfo
262
263  val stFtqIdx = new FtqPtr // for load violation predict
264  val stFtqOffset = UInt(log2Up(PredictWidth).W)
265
266  val debug_runahead_checkpoint_id = UInt(64.W)
267
268  // def isUnconditional() = RedirectLevel.isUnconditional(level)
269  def flushItself() = RedirectLevel.flushItself(level)
270  // def isException() = RedirectLevel.isException(level)
271}
272
273class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
274  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
275  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
276  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
277}
278
279class ResetPregStateReq(implicit p: Parameters) extends XSBundle {
280  // NOTE: set isInt and isFp both to 'false' when invalid
281  val isInt = Bool()
282  val isFp = Bool()
283  val preg = UInt(PhyRegIdxWidth.W)
284}
285
286class DebugBundle(implicit p: Parameters) extends XSBundle {
287  val isMMIO = Bool()
288  val isPerfCnt = Bool()
289  val paddr = UInt(PAddrBits.W)
290}
291
292class ExuInput(implicit p: Parameters) extends XSBundle {
293  val uop = new MicroOp
294  val src = Vec(3, UInt(XLEN.W))
295}
296
297class ExuOutput(implicit p: Parameters) extends XSBundle {
298  val uop = new MicroOp
299  val data = UInt(XLEN.W)
300  val fflags = UInt(5.W)
301  val redirectValid = Bool()
302  val redirect = new Redirect
303  val debug = new DebugBundle
304}
305
306class ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
307  val mtip = Input(Bool())
308  val msip = Input(Bool())
309  val meip = Input(Bool())
310  val seip = Input(Bool())
311  val debug = Input(Bool())
312}
313
314class CSRSpecialIO(implicit p: Parameters) extends XSBundle {
315  val exception = Flipped(ValidIO(new MicroOp))
316  val isInterrupt = Input(Bool())
317  val memExceptionVAddr = Input(UInt(VAddrBits.W))
318  val trapTarget = Output(UInt(VAddrBits.W))
319  val externalInterrupt = new ExternalInterruptIO
320  val interrupt = Output(Bool())
321}
322
323class ExceptionInfo(implicit p: Parameters) extends XSBundle {
324  val uop = new MicroOp
325  val isInterrupt = Bool()
326}
327
328class RobCommitInfo(implicit p: Parameters) extends XSBundle {
329  val ldest = UInt(5.W)
330  val rfWen = Bool()
331  val fpWen = Bool()
332  val wflags = Bool()
333  val commitType = CommitType()
334  val pdest = UInt(PhyRegIdxWidth.W)
335  val old_pdest = UInt(PhyRegIdxWidth.W)
336  val ftqIdx = new FtqPtr
337  val ftqOffset = UInt(log2Up(PredictWidth).W)
338
339  // these should be optimized for synthesis verilog
340  val pc = UInt(VAddrBits.W)
341}
342
343class RobCommitIO(implicit p: Parameters) extends XSBundle {
344  val isWalk = Output(Bool())
345  val valid = Vec(CommitWidth, Output(Bool()))
346  val info = Vec(CommitWidth, Output(new RobCommitInfo))
347
348  def hasWalkInstr = isWalk && valid.asUInt.orR
349
350  def hasCommitInstr = !isWalk && valid.asUInt.orR
351}
352
353class RSFeedback(implicit p: Parameters) extends XSBundle {
354  val rsIdx = UInt(log2Up(IssQueSize).W)
355  val hit = Bool()
356  val flushState = Bool()
357  val sourceType = RSFeedbackType()
358  val dataInvalidSqIdx = new SqPtr
359}
360
361class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
362  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
363  // for instance: MemRSFeedbackIO()(updateP)
364  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
365  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
366  val rsIdx = Input(UInt(log2Up(IssQueSize).W))
367  val isFirstIssue = Input(Bool())
368}
369
370class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
371  // to backend end
372  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
373  val fromFtq = new FtqToCtrlIO
374  // from backend
375  val toFtq = Flipped(new CtrlToFtqIO)
376}
377
378class SatpStruct extends Bundle {
379  val mode = UInt(4.W)
380  val asid = UInt(16.W)
381  val ppn  = UInt(44.W)
382}
383
384class TlbCsrBundle(implicit p: Parameters) extends XSBundle {
385  val satp = new Bundle {
386    val changed = Bool()
387    val mode = UInt(4.W) // TODO: may change number to parameter
388    val asid = UInt(16.W)
389    val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
390
391    def apply(satp_value: UInt): Unit = {
392      require(satp_value.getWidth == XLEN)
393      val sa = satp_value.asTypeOf(new SatpStruct)
394      mode := sa.mode
395      asid := sa.asid
396      ppn := sa.ppn
397      changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
398    }
399  }
400  val priv = new Bundle {
401    val mxr = Bool()
402    val sum = Bool()
403    val imode = UInt(2.W)
404    val dmode = UInt(2.W)
405  }
406
407  override def toPrintable: Printable = {
408    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
409      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
410  }
411}
412
413class SfenceBundle(implicit p: Parameters) extends XSBundle {
414  val valid = Bool()
415  val bits = new Bundle {
416    val rs1 = Bool()
417    val rs2 = Bool()
418    val addr = UInt(VAddrBits.W)
419    val asid = UInt(AsidLength.W)
420  }
421
422  override def toPrintable: Printable = {
423    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
424  }
425}
426
427// Bundle for load violation predictor updating
428class MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
429  val valid = Bool()
430
431  // wait table update
432  val waddr = UInt(MemPredPCWidth.W)
433  val wdata = Bool() // true.B by default
434
435  // store set update
436  // by default, ldpc/stpc should be xor folded
437  val ldpc = UInt(MemPredPCWidth.W)
438  val stpc = UInt(MemPredPCWidth.W)
439}
440
441class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
442  // Prefetcher
443  val l1plus_pf_enable = Output(Bool())
444  val l2_pf_enable = Output(Bool())
445  // Labeled XiangShan
446  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
447  // Load violation predictor
448  val lvpred_disable = Output(Bool())
449  val no_spec_load = Output(Bool())
450  val storeset_wait_store = Output(Bool())
451  val storeset_no_fast_wakeup = Output(Bool())
452  val lvpred_timeout = Output(UInt(5.W))
453  // Branch predictor
454  val bp_ctrl = Output(new BPUCtrl)
455  // Memory Block
456  val sbuffer_threshold = Output(UInt(4.W))
457  val ldld_vio_check = Output(Bool())
458  // Rename
459  val move_elim_enable = Output(Bool())
460  // Decode
461  val svinval_enable = Output(Bool())
462
463  // distribute csr write signal
464  val distribute_csr = new DistributedCSRIO()
465}
466
467class DistributedCSRIO(implicit p: Parameters) extends XSBundle {
468  // CSR has been writen by csr inst, copies of csr should be updated
469  val w = ValidIO(new Bundle {
470    val addr = Output(UInt(12.W))
471    val data = Output(UInt(XLEN.W))
472  })
473}
474
475class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
476  // Request csr to be updated
477  //
478  // Note that this request will ONLY update CSR Module it self,
479  // copies of csr will NOT be updated, use it with care!
480  //
481  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
482  val w = ValidIO(new Bundle {
483    val addr = Output(UInt(12.W))
484    val data = Output(UInt(XLEN.W))
485  })
486  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
487    when(valid){
488      w.bits.addr := addr
489      w.bits.data := data
490    }
491    println("Distributed CSR update req registered for " + src_description)
492  }
493}