1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.GlobalHistory 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.FtqRead 32import xiangshan.frontend.FtqToCtrlIO 33import utils._ 34 35import scala.math.max 36import Chisel.experimental.chiselName 37import chipsalliance.rocketchip.config.Parameters 38import chisel3.util.BitPat.bitPatToUInt 39import xiangshan.frontend.Ftq_Redirect_SRAMEntry 40 41class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 42 val valid = Bool() 43 val bits = gen.cloneType.asInstanceOf[T] 44 45 override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 46} 47 48object ValidUndirectioned { 49 def apply[T <: Data](gen: T) = { 50 new ValidUndirectioned[T](gen) 51 } 52} 53 54object RSFeedbackType { 55 val tlbMiss = 0.U(2.W) 56 val mshrFull = 1.U(2.W) 57 val dataInvalid = 2.U(2.W) 58 59 def apply() = UInt(2.W) 60} 61 62class PredictorAnswer(implicit p: Parameters) extends XSBundle { 63 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 64 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 65 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 66} 67 68class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 69 // from backend 70 val pc = UInt(VAddrBits.W) 71 // frontend -> backend -> frontend 72 val pd = new PreDecodeInfo 73 val rasSp = UInt(log2Up(RasSize).W) 74 val rasEntry = new RASEntry 75 val hist = new GlobalHistory 76 val phist = UInt(PathHistoryLength.W) 77 val specCnt = Vec(numBr, UInt(10.W)) 78 val phNewBit = Bool() 79 // need pipeline update 80 val br_hit = Bool() 81 val predTaken = Bool() 82 val target = UInt(VAddrBits.W) 83 val taken = Bool() 84 val isMisPred = Bool() 85 val shift = UInt((log2Ceil(numBr)+1).W) 86 val addIntoHist = Bool() 87 88 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 89 this.hist := entry.ghist 90 this.phist := entry.phist 91 this.phNewBit := entry.phNewBit 92 this.rasSp := entry.rasSp 93 this.rasEntry := entry.rasEntry 94 this.specCnt := entry.specCnt 95 this 96 } 97} 98 99// Dequeue DecodeWidth insts from Ibuffer 100class CtrlFlow(implicit p: Parameters) extends XSBundle { 101 val instr = UInt(32.W) 102 val pc = UInt(VAddrBits.W) 103 val foldpc = UInt(MemPredPCWidth.W) 104 val exceptionVec = ExceptionVec() 105 val intrVec = Vec(12, Bool()) 106 val pd = new PreDecodeInfo 107 val pred_taken = Bool() 108 val crossPageIPFFix = Bool() 109 val storeSetHit = Bool() // inst has been allocated an store set 110 val loadWaitBit = Bool() // load inst should not be executed until all former store addr calcuated 111 val ssid = UInt(SSIDWidth.W) 112 val ftqPtr = new FtqPtr 113 val ftqOffset = UInt(log2Up(PredictWidth).W) 114 // This inst will flush all the pipe when it is the oldest inst in ROB, 115 // then replay from this inst itself 116 val replayInst = Bool() 117} 118 119class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 120 val isAddSub = Bool() // swap23 121 val typeTagIn = UInt(1.W) 122 val typeTagOut = UInt(1.W) 123 val fromInt = Bool() 124 val wflags = Bool() 125 val fpWen = Bool() 126 val fmaCmd = UInt(2.W) 127 val div = Bool() 128 val sqrt = Bool() 129 val fcvt = Bool() 130 val typ = UInt(2.W) 131 val fmt = UInt(2.W) 132 val ren3 = Bool() //TODO: remove SrcType.fp 133 val rm = UInt(3.W) 134} 135 136// Decode DecodeWidth insts at Decode Stage 137class CtrlSignals(implicit p: Parameters) extends XSBundle { 138 val srcType = Vec(3, SrcType()) 139 val lsrc = Vec(3, UInt(5.W)) 140 val ldest = UInt(5.W) 141 val fuType = FuType() 142 val fuOpType = FuOpType() 143 val rfWen = Bool() 144 val fpWen = Bool() 145 val isXSTrap = Bool() 146 val noSpecExec = Bool() // wait forward 147 val blockBackward = Bool() // block backward 148 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 149 val isRVF = Bool() 150 val selImm = SelImm() 151 val imm = UInt(ImmUnion.maxLen.W) 152 val commitType = CommitType() 153 val fpu = new FPUCtrlSignals 154 val isMove = Bool() 155 val singleStep = Bool() 156 val isFused = UInt(3.W) 157 val isORI = Bool() //for softprefetch 158 val isSoftPrefetchRead = Bool() //for softprefetch 159 val isSoftPrefetchWrite = Bool() //for softprefetch 160 // This inst will flush all the pipe when it is the oldest inst in ROB, 161 // then replay from this inst itself 162 val replayInst = Bool() 163 164 private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 165 isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 166 167 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 168 val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 169 allSignals zip decoder foreach { case (s, d) => s := d } 170 commitType := DontCare 171 this 172 } 173 174 def decode(bit: List[BitPat]): CtrlSignals = { 175 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 176 this 177 } 178} 179 180class CfCtrl(implicit p: Parameters) extends XSBundle { 181 val cf = new CtrlFlow 182 val ctrl = new CtrlSignals 183} 184 185class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 186 val eliminatedMove = Bool() 187 // val fetchTime = UInt(64.W) 188 val renameTime = UInt(XLEN.W) 189 val dispatchTime = UInt(XLEN.W) 190 val enqRsTime = UInt(XLEN.W) 191 val selectTime = UInt(XLEN.W) 192 val issueTime = UInt(XLEN.W) 193 val writebackTime = UInt(XLEN.W) 194 // val commitTime = UInt(64.W) 195 val runahead_checkpoint_id = UInt(64.W) 196} 197 198// Separate LSQ 199class LSIdx(implicit p: Parameters) extends XSBundle { 200 val lqIdx = new LqPtr 201 val sqIdx = new SqPtr 202} 203 204// CfCtrl -> MicroOp at Rename Stage 205class MicroOp(implicit p: Parameters) extends CfCtrl { 206 val srcState = Vec(3, SrcState()) 207 val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 208 val pdest = UInt(PhyRegIdxWidth.W) 209 val old_pdest = UInt(PhyRegIdxWidth.W) 210 val robIdx = new RobPtr 211 val lqIdx = new LqPtr 212 val sqIdx = new SqPtr 213 val diffTestDebugLrScValid = Bool() 214 val eliminatedMove = Bool() 215 val debugInfo = new PerfDebugInfo 216 def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = { 217 (index, rfType) match { 218 case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B) 219 case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B) 220 case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B) 221 case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B) 222 case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B) 223 case _ => false.B 224 } 225 } 226 def srcIsReady: Vec[Bool] = { 227 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 228 } 229 def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U 230 def doWriteFpRf: Bool = ctrl.fpWen 231 def clearExceptions(): MicroOp = { 232 cf.exceptionVec.map(_ := false.B) 233 ctrl.replayInst := false.B 234 ctrl.flushPipe := false.B 235 this 236 } 237} 238 239class MicroOpRbExt(implicit p: Parameters) extends XSBundle { 240 val uop = new MicroOp 241 val flag = UInt(1.W) 242} 243 244class Redirect(implicit p: Parameters) extends XSBundle { 245 val robIdx = new RobPtr 246 val ftqIdx = new FtqPtr 247 val ftqOffset = UInt(log2Up(PredictWidth).W) 248 val level = RedirectLevel() 249 val interrupt = Bool() 250 val cfiUpdate = new CfiUpdateInfo 251 252 val stFtqIdx = new FtqPtr // for load violation predict 253 val stFtqOffset = UInt(log2Up(PredictWidth).W) 254 255 val debug_runahead_checkpoint_id = UInt(64.W) 256 257 // def isUnconditional() = RedirectLevel.isUnconditional(level) 258 def flushItself() = RedirectLevel.flushItself(level) 259 // def isException() = RedirectLevel.isException(level) 260} 261 262class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 263 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 264 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 265 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 266} 267 268class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 269 // NOTE: set isInt and isFp both to 'false' when invalid 270 val isInt = Bool() 271 val isFp = Bool() 272 val preg = UInt(PhyRegIdxWidth.W) 273} 274 275class DebugBundle(implicit p: Parameters) extends XSBundle { 276 val isMMIO = Bool() 277 val isPerfCnt = Bool() 278 val paddr = UInt(PAddrBits.W) 279} 280 281class ExuInput(implicit p: Parameters) extends XSBundle { 282 val uop = new MicroOp 283 val src = Vec(3, UInt(XLEN.W)) 284} 285 286class ExuOutput(implicit p: Parameters) extends XSBundle { 287 val uop = new MicroOp 288 val data = UInt(XLEN.W) 289 val fflags = UInt(5.W) 290 val redirectValid = Bool() 291 val redirect = new Redirect 292 val debug = new DebugBundle 293} 294 295class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 296 val mtip = Input(Bool()) 297 val msip = Input(Bool()) 298 val meip = Input(Bool()) 299 val debug = Input(Bool()) 300} 301 302class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 303 val exception = Flipped(ValidIO(new MicroOp)) 304 val isInterrupt = Input(Bool()) 305 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 306 val trapTarget = Output(UInt(VAddrBits.W)) 307 val externalInterrupt = new ExternalInterruptIO 308 val interrupt = Output(Bool()) 309} 310 311class ExceptionInfo(implicit p: Parameters) extends XSBundle { 312 val uop = new MicroOp 313 val isInterrupt = Bool() 314} 315 316class RobCommitInfo(implicit p: Parameters) extends XSBundle { 317 val ldest = UInt(5.W) 318 val rfWen = Bool() 319 val fpWen = Bool() 320 val wflags = Bool() 321 val commitType = CommitType() 322 val eliminatedMove = Bool() 323 val pdest = UInt(PhyRegIdxWidth.W) 324 val old_pdest = UInt(PhyRegIdxWidth.W) 325 val ftqIdx = new FtqPtr 326 val ftqOffset = UInt(log2Up(PredictWidth).W) 327 val isFused = UInt(3.W) 328 329 // these should be optimized for synthesis verilog 330 val pc = UInt(VAddrBits.W) 331} 332 333class RobCommitIO(implicit p: Parameters) extends XSBundle { 334 val isWalk = Output(Bool()) 335 val valid = Vec(CommitWidth, Output(Bool())) 336 val info = Vec(CommitWidth, Output(new RobCommitInfo)) 337 338 def hasWalkInstr = isWalk && valid.asUInt.orR 339 340 def hasCommitInstr = !isWalk && valid.asUInt.orR 341} 342 343class RSFeedback(implicit p: Parameters) extends XSBundle { 344 val rsIdx = UInt(log2Up(IssQueSize).W) 345 val hit = Bool() 346 val flushState = Bool() 347 val sourceType = RSFeedbackType() 348} 349 350class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 351 // to backend end 352 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 353 val fromFtq = new FtqToCtrlIO 354 // from backend 355 val toFtq = Flipped(new CtrlToFtqIO) 356} 357 358class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 359 val satp = new Bundle { 360 val mode = UInt(4.W) // TODO: may change number to parameter 361 val asid = UInt(16.W) 362 val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 363 } 364 val priv = new Bundle { 365 val mxr = Bool() 366 val sum = Bool() 367 val imode = UInt(2.W) 368 val dmode = UInt(2.W) 369 } 370 371 override def toPrintable: Printable = { 372 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 373 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 374 } 375} 376 377class SfenceBundle(implicit p: Parameters) extends XSBundle { 378 val valid = Bool() 379 val bits = new Bundle { 380 val rs1 = Bool() 381 val rs2 = Bool() 382 val addr = UInt(VAddrBits.W) 383 } 384 385 override def toPrintable: Printable = { 386 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 387 } 388} 389 390// Bundle for load violation predictor updating 391class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 392 val valid = Bool() 393 394 // wait table update 395 val waddr = UInt(MemPredPCWidth.W) 396 val wdata = Bool() // true.B by default 397 398 // store set update 399 // by default, ldpc/stpc should be xor folded 400 val ldpc = UInt(MemPredPCWidth.W) 401 val stpc = UInt(MemPredPCWidth.W) 402} 403 404class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 405 // Prefetcher 406 val l1plus_pf_enable = Output(Bool()) 407 val l2_pf_enable = Output(Bool()) 408 // Labeled XiangShan 409 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 410 // Load violation predictor 411 val lvpred_disable = Output(Bool()) 412 val no_spec_load = Output(Bool()) 413 val waittable_timeout = Output(UInt(5.W)) 414 // Branch predictor 415 val bp_ctrl = Output(new BPUCtrl) 416 // Memory Block 417 val sbuffer_threshold = Output(UInt(4.W)) 418 // Rename 419 val move_elim_enable = Output(Bool()) 420} 421