1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import utils._ 35import utility._ 36 37import scala.math.max 38import Chisel.experimental.chiselName 39import chipsalliance.rocketchip.config.Parameters 40import chisel3.util.BitPat.bitPatToUInt 41import xiangshan.backend.exu.ExuConfig 42import xiangshan.backend.fu.PMPEntry 43import xiangshan.frontend.Ftq_Redirect_SRAMEntry 44import xiangshan.frontend.AllFoldedHistories 45import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 46 47class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 48 val valid = Bool() 49 val bits = gen.cloneType.asInstanceOf[T] 50 51} 52 53object ValidUndirectioned { 54 def apply[T <: Data](gen: T) = { 55 new ValidUndirectioned[T](gen) 56 } 57} 58 59object RSFeedbackType { 60 val tlbMiss = 0.U(3.W) 61 val mshrFull = 1.U(3.W) 62 val dataInvalid = 2.U(3.W) 63 val bankConflict = 3.U(3.W) 64 val ldVioCheckRedo = 4.U(3.W) 65 66 val feedbackInvalid = 7.U(3.W) 67 68 def apply() = UInt(3.W) 69} 70 71class PredictorAnswer(implicit p: Parameters) extends XSBundle { 72 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 73 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 74 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 75} 76 77class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 78 // from backend 79 val pc = UInt(VAddrBits.W) 80 // frontend -> backend -> frontend 81 val pd = new PreDecodeInfo 82 val rasSp = UInt(log2Up(RasSize).W) 83 val rasEntry = new RASEntry 84 // val hist = new ShiftingGlobalHistory 85 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 86 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 87 val lastBrNumOH = UInt((numBr+1).W) 88 val ghr = UInt(UbtbGHRLength.W) 89 val histPtr = new CGHPtr 90 val specCnt = Vec(numBr, UInt(10.W)) 91 // need pipeline update 92 val br_hit = Bool() 93 val predTaken = Bool() 94 val target = UInt(VAddrBits.W) 95 val taken = Bool() 96 val isMisPred = Bool() 97 val shift = UInt((log2Ceil(numBr)+1).W) 98 val addIntoHist = Bool() 99 100 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 101 // this.hist := entry.ghist 102 this.folded_hist := entry.folded_hist 103 this.lastBrNumOH := entry.lastBrNumOH 104 this.afhob := entry.afhob 105 this.histPtr := entry.histPtr 106 this.rasSp := entry.rasSp 107 this.rasEntry := entry.rasTop 108 this 109 } 110} 111 112// Dequeue DecodeWidth insts from Ibuffer 113class CtrlFlow(implicit p: Parameters) extends XSBundle { 114 val instr = UInt(32.W) 115 val pc = UInt(VAddrBits.W) 116 val foldpc = UInt(MemPredPCWidth.W) 117 val exceptionVec = ExceptionVec() 118 val trigger = new TriggerCf 119 val pd = new PreDecodeInfo 120 val pred_taken = Bool() 121 val crossPageIPFFix = Bool() 122 val storeSetHit = Bool() // inst has been allocated an store set 123 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 124 // Load wait is needed 125 // load inst will not be executed until former store (predicted by mdp) addr calcuated 126 val loadWaitBit = Bool() 127 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 128 // load inst will not be executed until ALL former store addr calcuated 129 val loadWaitStrict = Bool() 130 val ssid = UInt(SSIDWidth.W) 131 val ftqPtr = new FtqPtr 132 val ftqOffset = UInt(log2Up(PredictWidth).W) 133} 134 135 136class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 137 val isAddSub = Bool() // swap23 138 val typeTagIn = UInt(1.W) 139 val typeTagOut = UInt(1.W) 140 val fromInt = Bool() 141 val wflags = Bool() 142 val fpWen = Bool() 143 val fmaCmd = UInt(2.W) 144 val div = Bool() 145 val sqrt = Bool() 146 val fcvt = Bool() 147 val typ = UInt(2.W) 148 val fmt = UInt(2.W) 149 val ren3 = Bool() //TODO: remove SrcType.fp 150 val rm = UInt(3.W) 151} 152 153class VType(implicit p: Parameters) extends XSBundle { 154 val vma = Bool() 155 val vta = Bool() 156 val vsew = UInt(3.W) 157 val vlmul = UInt(3.W) 158} 159 160class VConfig(implicit p: Parameters) extends XSBundle { 161 val vl = UInt(8.W) 162 val vtype = new VType 163} 164 165// Decode DecodeWidth insts at Decode Stage 166class CtrlSignals(implicit p: Parameters) extends XSBundle { 167 val debug_globalID = UInt(XLEN.W) 168 val srcType = Vec(4, SrcType()) 169 val lsrc = Vec(4, UInt(6.W)) 170 val ldest = UInt(6.W) 171 val fuType = FuType() 172 val fuOpType = FuOpType() 173 val rfWen = Bool() 174 val fpWen = Bool() 175 val vecWen = Bool() 176 def fpVecWen = fpWen || vecWen 177 val isXSTrap = Bool() 178 val noSpecExec = Bool() // wait forward 179 val blockBackward = Bool() // block backward 180 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 181 val uopDivType = UopDivType() 182 val selImm = SelImm() 183 val imm = UInt(ImmUnion.maxLen.W) 184 val commitType = CommitType() 185 val fpu = new FPUCtrlSignals 186 val uopIdx = UInt(log2Up(MaxUopSize).W) 187 val firstUop = Bool() 188 val lastUop = Bool() 189 val vconfig = new VConfig 190 val isMove = Bool() 191 val vm = Bool() 192 val singleStep = Bool() 193 // This inst will flush all the pipe when it is the oldest inst in ROB, 194 // then replay from this inst itself 195 val replayInst = Bool() 196 197 private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 198 isXSTrap, noSpecExec, blockBackward, flushPipe, uopDivType, selImm) 199 200 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 201 val decoder: Seq[UInt] = ListLookup( 202 inst, XDecode.decodeDefault.map(bitPatToUInt), 203 table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray 204 ) 205 allSignals zip decoder foreach { case (s, d) => s := d } 206 commitType := DontCare 207 this 208 } 209 210 def decode(bit: List[BitPat]): CtrlSignals = { 211 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 212 this 213 } 214 215 def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 216 def isSoftPrefetch: Bool = { 217 fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 218 } 219 def needWriteRf: Bool = (rfWen && ldest =/= 0.U) || fpWen || vecWen 220} 221 222class CfCtrl(implicit p: Parameters) extends XSBundle { 223 val cf = new CtrlFlow 224 val ctrl = new CtrlSignals 225} 226 227class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 228 val eliminatedMove = Bool() 229 // val fetchTime = UInt(XLEN.W) 230 val renameTime = UInt(XLEN.W) 231 val dispatchTime = UInt(XLEN.W) 232 val enqRsTime = UInt(XLEN.W) 233 val selectTime = UInt(XLEN.W) 234 val issueTime = UInt(XLEN.W) 235 val writebackTime = UInt(XLEN.W) 236 // val commitTime = UInt(XLEN.W) 237 val runahead_checkpoint_id = UInt(XLEN.W) 238 val tlbFirstReqTime = UInt(XLEN.W) 239 val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 240} 241 242// Separate LSQ 243class LSIdx(implicit p: Parameters) extends XSBundle { 244 val lqIdx = new LqPtr 245 val sqIdx = new SqPtr 246} 247 248// CfCtrl -> MicroOp at Rename Stage 249class MicroOp(implicit p: Parameters) extends CfCtrl { 250 val srcState = Vec(4, SrcState()) 251 val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 252 val pdest = UInt(PhyRegIdxWidth.W) 253 val old_pdest = UInt(PhyRegIdxWidth.W) 254 val robIdx = new RobPtr 255 val lqIdx = new LqPtr 256 val sqIdx = new SqPtr 257 val eliminatedMove = Bool() 258 val debugInfo = new PerfDebugInfo 259 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 260 val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 261 val readReg = if (isFp) { 262 ctrl.srcType(index) === SrcType.fp 263 } else { 264 ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 265 } 266 readReg && stateReady 267 } 268 def srcIsReady: Vec[Bool] = { 269 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 270 } 271 def clearExceptions( 272 exceptionBits: Seq[Int] = Seq(), 273 flushPipe: Boolean = false, 274 replayInst: Boolean = false 275 ): MicroOp = { 276 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 277 if (!flushPipe) { ctrl.flushPipe := false.B } 278 if (!replayInst) { ctrl.replayInst := false.B } 279 this 280 } 281 // Assume only the LUI instruction is decoded with IMM_U in ALU. 282 def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 283 // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 284 def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 285 successor.map{ case (src, srcType) => 286 val pdestMatch = pdest === src 287 // For state: no need to check whether src is x0/imm/pc because they are always ready. 288 val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 289 // FIXME: divide fpMatch and vecMatch then 290 val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 291 val vecMatch = if (exuCfg.readVecRf) ctrl.vecWen else false.B 292 val allIntFpVec = exuCfg.readIntRf && exuCfg.readFpVecRf 293 val allStateMatch = Mux(SrcType.isVp(srcType), vecMatch, Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch)) 294 val stateCond = pdestMatch && (if (allIntFpVec) allStateMatch else rfStateMatch || fpMatch || vecMatch) 295 // For data: types are matched and int pdest is not $zero. 296 val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 297 val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType) || vecMatch && SrcType.isVp(srcType)) 298 (stateCond, dataCond) 299 } 300 } 301 // This MicroOp is used to wakeup another uop (the successor: MicroOp). 302 def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 303 wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 304 } 305 def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 306} 307 308class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 309 val uop = new MicroOp 310} 311 312class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 313 val flag = UInt(1.W) 314} 315 316class Redirect(implicit p: Parameters) extends XSBundle { 317 val robIdx = new RobPtr 318 val ftqIdx = new FtqPtr 319 val ftqOffset = UInt(log2Up(PredictWidth).W) 320 val level = RedirectLevel() 321 val interrupt = Bool() 322 val cfiUpdate = new CfiUpdateInfo 323 324 val stFtqIdx = new FtqPtr // for load violation predict 325 val stFtqOffset = UInt(log2Up(PredictWidth).W) 326 327 val debug_runahead_checkpoint_id = UInt(64.W) 328 329 // def isUnconditional() = RedirectLevel.isUnconditional(level) 330 def flushItself() = RedirectLevel.flushItself(level) 331 // def isException() = RedirectLevel.isException(level) 332} 333 334class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 335 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 336 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 337 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 338} 339 340class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 341 // NOTE: set isInt and isFp both to 'false' when invalid 342 val isInt = Bool() 343 val isFp = Bool() 344 val preg = UInt(PhyRegIdxWidth.W) 345} 346 347class DebugBundle(implicit p: Parameters) extends XSBundle { 348 val isMMIO = Bool() 349 val isPerfCnt = Bool() 350 val paddr = UInt(PAddrBits.W) 351 val vaddr = UInt(VAddrBits.W) 352 /* add L/S inst info in EXU */ 353 // val L1toL2TlbLatency = UInt(XLEN.W) 354 // val levelTlbHit = UInt(2.W) 355} 356 357class ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 358 val dataWidth = if (isVpu) VLEN else XLEN 359 360 val src = Vec(4, UInt(dataWidth.W)) 361} 362 363class ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 364 val dataWidth = if (isVpu) VLEN else XLEN 365 366 val data = UInt(dataWidth.W) 367 val fflags = UInt(5.W) 368 val vxsat = UInt(1.W) 369 val redirectValid = Bool() 370 val redirect = new Redirect 371 val debug = new DebugBundle 372} 373 374class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 375 val mtip = Input(Bool()) 376 val msip = Input(Bool()) 377 val meip = Input(Bool()) 378 val seip = Input(Bool()) 379 val debug = Input(Bool()) 380} 381 382class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 383 val exception = Flipped(ValidIO(new MicroOp)) 384 val isInterrupt = Input(Bool()) 385 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 386 val trapTarget = Output(UInt(VAddrBits.W)) 387 val externalInterrupt = new ExternalInterruptIO 388 val interrupt = Output(Bool()) 389} 390 391class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 392 val isInterrupt = Bool() 393} 394 395class RobCommitInfo(implicit p: Parameters) extends XSBundle { 396 val ldest = UInt(6.W) 397 val rfWen = Bool() 398 val fpWen = Bool() 399 val vecWen = Bool() 400 def fpVecWen = fpWen || vecWen 401 val wflags = Bool() 402 val commitType = CommitType() 403 val pdest = UInt(PhyRegIdxWidth.W) 404 val old_pdest = UInt(PhyRegIdxWidth.W) 405 val ftqIdx = new FtqPtr 406 val ftqOffset = UInt(log2Up(PredictWidth).W) 407 val isMove = Bool() 408 409 // these should be optimized for synthesis verilog 410 val pc = UInt(VAddrBits.W) 411 412 val uopIdx = UInt(log2Up(MaxUopSize).W) 413 val vconfig = new VConfig 414} 415 416class RobCommitIO(implicit p: Parameters) extends XSBundle { 417 val isCommit = Bool() 418 val commitValid = Vec(CommitWidth, Bool()) 419 420 val isWalk = Bool() 421 // valid bits optimized for walk 422 val walkValid = Vec(CommitWidth, Bool()) 423 424 val info = Vec(CommitWidth, new RobCommitInfo) 425 426 def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 427 def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 428} 429 430class DiffCommitIO(implicit p: Parameters) extends XSBundle { 431 val isCommit = Bool() 432 val commitValid = Vec(CommitWidth * MaxUopSize, Bool()) 433 434 val info = Vec(CommitWidth * MaxUopSize, new RobCommitInfo) 435 436 def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 437} 438 439class RabCommitInfo(implicit p: Parameters) extends XSBundle { 440 val ldest = UInt(6.W) 441 val pdest = UInt(PhyRegIdxWidth.W) 442 val old_pdest = UInt(PhyRegIdxWidth.W) 443 val rfWen = Bool() 444 val fpWen = Bool() 445 val vecWen = Bool() 446} 447 448class RabCommitIO(implicit p: Parameters) extends XSBundle { 449 val isCommit = Bool() 450 val commitValid = Vec(CommitWidth, Bool()) 451 val isWalk = Bool() 452 val walkValid = Vec(CommitWidth, Bool()) 453 val info = Vec(CommitWidth, new RabCommitInfo) 454} 455 456class RSFeedback(implicit p: Parameters) extends XSBundle { 457 val rsIdx = UInt(log2Up(IssQueSize).W) 458 val hit = Bool() 459 val flushState = Bool() 460 val sourceType = RSFeedbackType() 461 val dataInvalidSqIdx = new SqPtr 462} 463 464class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 465 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 466 // for instance: MemRSFeedbackIO()(updateP) 467 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 468 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 469 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 470 val isFirstIssue = Input(Bool()) 471} 472 473class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 474 // to backend end 475 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 476 val fromFtq = new FtqToCtrlIO 477 // from backend 478 val toFtq = Flipped(new CtrlToFtqIO) 479} 480 481class SatpStruct(implicit p: Parameters) extends XSBundle { 482 val mode = UInt(4.W) 483 val asid = UInt(16.W) 484 val ppn = UInt(44.W) 485} 486 487class TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 488 val changed = Bool() 489 490 def apply(satp_value: UInt): Unit = { 491 require(satp_value.getWidth == XLEN) 492 val sa = satp_value.asTypeOf(new SatpStruct) 493 mode := sa.mode 494 asid := sa.asid 495 ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 496 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 497 } 498} 499 500class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 501 val satp = new TlbSatpBundle() 502 val priv = new Bundle { 503 val mxr = Bool() 504 val sum = Bool() 505 val imode = UInt(2.W) 506 val dmode = UInt(2.W) 507 } 508 509 override def toPrintable: Printable = { 510 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 511 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 512 } 513} 514 515class SfenceBundle(implicit p: Parameters) extends XSBundle { 516 val valid = Bool() 517 val bits = new Bundle { 518 val rs1 = Bool() 519 val rs2 = Bool() 520 val addr = UInt(VAddrBits.W) 521 val asid = UInt(AsidLength.W) 522 val flushPipe = Bool() 523 } 524 525 override def toPrintable: Printable = { 526 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 527 } 528} 529 530// Bundle for load violation predictor updating 531class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 532 val valid = Bool() 533 534 // wait table update 535 val waddr = UInt(MemPredPCWidth.W) 536 val wdata = Bool() // true.B by default 537 538 // store set update 539 // by default, ldpc/stpc should be xor folded 540 val ldpc = UInt(MemPredPCWidth.W) 541 val stpc = UInt(MemPredPCWidth.W) 542} 543 544class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 545 // Prefetcher 546 val l1I_pf_enable = Output(Bool()) 547 val l2_pf_enable = Output(Bool()) 548 val l1D_pf_enable = Output(Bool()) 549 val l1D_pf_train_on_hit = Output(Bool()) 550 val l1D_pf_enable_agt = Output(Bool()) 551 val l1D_pf_enable_pht = Output(Bool()) 552 val l1D_pf_active_threshold = Output(UInt(4.W)) 553 val l1D_pf_active_stride = Output(UInt(6.W)) 554 val l1D_pf_enable_stride = Output(Bool()) 555 val l2_pf_store_only = Output(Bool()) 556 // ICache 557 val icache_parity_enable = Output(Bool()) 558 // Labeled XiangShan 559 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 560 // Load violation predictor 561 val lvpred_disable = Output(Bool()) 562 val no_spec_load = Output(Bool()) 563 val storeset_wait_store = Output(Bool()) 564 val storeset_no_fast_wakeup = Output(Bool()) 565 val lvpred_timeout = Output(UInt(5.W)) 566 // Branch predictor 567 val bp_ctrl = Output(new BPUCtrl) 568 // Memory Block 569 val sbuffer_threshold = Output(UInt(4.W)) 570 val ldld_vio_check_enable = Output(Bool()) 571 val soft_prefetch_enable = Output(Bool()) 572 val cache_error_enable = Output(Bool()) 573 val uncache_write_outstanding_enable = Output(Bool()) 574 // Rename 575 val fusion_enable = Output(Bool()) 576 val wfi_enable = Output(Bool()) 577 // Decode 578 val svinval_enable = Output(Bool()) 579 580 // distribute csr write signal 581 val distribute_csr = new DistributedCSRIO() 582 583 val singlestep = Output(Bool()) 584 val frontend_trigger = new FrontendTdataDistributeIO() 585 val mem_trigger = new MemTdataDistributeIO() 586 val trigger_enable = Output(Vec(10, Bool())) 587} 588 589class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 590 // CSR has been written by csr inst, copies of csr should be updated 591 val w = ValidIO(new Bundle { 592 val addr = Output(UInt(12.W)) 593 val data = Output(UInt(XLEN.W)) 594 }) 595} 596 597class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 598 // Request csr to be updated 599 // 600 // Note that this request will ONLY update CSR Module it self, 601 // copies of csr will NOT be updated, use it with care! 602 // 603 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 604 val w = ValidIO(new Bundle { 605 val addr = Output(UInt(12.W)) 606 val data = Output(UInt(XLEN.W)) 607 }) 608 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 609 when(valid){ 610 w.bits.addr := addr 611 w.bits.data := data 612 } 613 println("Distributed CSR update req registered for " + src_description) 614 } 615} 616 617class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 618 // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 619 val source = Output(new Bundle() { 620 val tag = Bool() // l1 tag array 621 val data = Bool() // l1 data array 622 val l2 = Bool() 623 }) 624 val opType = Output(new Bundle() { 625 val fetch = Bool() 626 val load = Bool() 627 val store = Bool() 628 val probe = Bool() 629 val release = Bool() 630 val atom = Bool() 631 }) 632 val paddr = Output(UInt(PAddrBits.W)) 633 634 // report error and paddr to beu 635 // bus error unit will receive error info iff ecc_error.valid 636 val report_to_beu = Output(Bool()) 637 638 // there is an valid error 639 // l1 cache error will always be report to CACHE_ERROR csr 640 val valid = Output(Bool()) 641 642 def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 643 val beu_info = Wire(new L1BusErrorUnitInfo) 644 beu_info.ecc_error.valid := report_to_beu 645 beu_info.ecc_error.bits := paddr 646 beu_info 647 } 648} 649 650/* TODO how to trigger on next inst? 6511. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 6522. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 653xret csr to pc + 4/ + 2 6542.5 The problem is to let it commit. This is the real TODO 6553. If it is load and hit before just treat it as regular load exception 656 */ 657 658// This bundle carries trigger hit info along the pipeline 659// Now there are 10 triggers divided into 5 groups of 2 660// These groups are 661// (if if) (store store) (load loid) (if store) (if load) 662 663// Triggers in the same group can chain, meaning that they only 664// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 665// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 666// Timing of 0 means trap at current inst, 1 means trap at next inst 667// Chaining and timing and the validness of a trigger is controlled by csr 668// In two chained triggers, if they have different timing, both won't fire 669//class TriggerCf (implicit p: Parameters) extends XSBundle { 670// val triggerHitVec = Vec(10, Bool()) 671// val triggerTiming = Vec(10, Bool()) 672// val triggerChainVec = Vec(5, Bool()) 673//} 674 675class TriggerCf(implicit p: Parameters) extends XSBundle { 676 // frontend 677 val frontendHit = Vec(4, Bool()) 678// val frontendTiming = Vec(4, Bool()) 679// val frontendHitNext = Vec(4, Bool()) 680 681// val frontendException = Bool() 682 // backend 683 val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 684 val backendHit = Vec(6, Bool()) 685// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 686 687 // Two situations not allowed: 688 // 1. load data comparison 689 // 2. store chaining with store 690 def getHitFrontend = frontendHit.reduce(_ || _) 691 def getHitBackend = backendHit.reduce(_ || _) 692 def hit = getHitFrontend || getHitBackend 693 def clear(): Unit = { 694 frontendHit.foreach(_ := false.B) 695 backendEn.foreach(_ := false.B) 696 backendHit.foreach(_ := false.B) 697 } 698} 699 700// these 3 bundles help distribute trigger control signals from CSR 701// to Frontend, Load and Store. 702class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 703 val t = Valid(new Bundle { 704 val addr = Output(UInt(2.W)) 705 val tdata = new MatchTriggerIO 706 }) 707 } 708 709class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 710 val t = Valid(new Bundle { 711 val addr = Output(UInt(3.W)) 712 val tdata = new MatchTriggerIO 713 }) 714} 715 716class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 717 val matchType = Output(UInt(2.W)) 718 val select = Output(Bool()) 719 val timing = Output(Bool()) 720 val action = Output(Bool()) 721 val chain = Output(Bool()) 722 val tdata2 = Output(UInt(64.W)) 723} 724