xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 2ce29ed68b5bea36bd81331f10ad40cb8d41df6b)
1package xiangshan
2
3import chisel3._
4import chisel3.util._
5import xiangshan.backend.SelImm
6import xiangshan.backend.brq.BrqPtr
7import xiangshan.backend.fu.fpu.Fflags
8import xiangshan.backend.rename.FreeListPtr
9import xiangshan.backend.roq.RoqPtr
10import xiangshan.backend.decode.XDecode
11import xiangshan.mem.{LqPtr, SqPtr}
12import xiangshan.frontend.PreDecodeInfo
13import xiangshan.frontend.HasBPUParameter
14import xiangshan.frontend.HasTageParameter
15import xiangshan.frontend.HasIFUConst
16import xiangshan.frontend.GlobalHistory
17import utils._
18import scala.math.max
19
20// Fetch FetchWidth x 32-bit insts from Icache
21class FetchPacket extends XSBundle {
22  val instrs = Vec(PredictWidth, UInt(32.W))
23  val mask = UInt(PredictWidth.W)
24  // val pc = UInt(VAddrBits.W)
25  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
26  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
27  val brInfo = Vec(PredictWidth, new BranchInfo)
28  val pd = Vec(PredictWidth, new PreDecodeInfo)
29  val ipf = Bool()
30  val acf = Bool()
31  val crossPageIPFFix = Bool()
32  val predTaken = Bool()
33}
34
35class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
36  val valid = Bool()
37  val bits = gen.cloneType.asInstanceOf[T]
38  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
39}
40
41object ValidUndirectioned {
42  def apply[T <: Data](gen: T) = {
43    new ValidUndirectioned[T](gen)
44  }
45}
46
47class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter {
48  def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_)
49  def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_))
50  def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1
51  val tageTaken = if (useSC) Bool() else UInt(0.W)
52  val scUsed    = if (useSC) Bool() else UInt(0.W)
53  val scPred    = if (useSC) Bool() else UInt(0.W)
54  // Suppose ctrbits of all tables are identical
55  val ctrs      = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W))
56  val sumAbs    = if (useSC) UInt(sumCtrBits.W) else UInt(0.W)
57}
58
59class TageMeta extends XSBundle with HasTageParameter {
60  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
61  val altDiffers = Bool()
62  val providerU = UInt(2.W)
63  val providerCtr = UInt(3.W)
64  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
65  val taken = Bool()
66  val scMeta = new SCMeta(EnableSC)
67}
68
69class BranchPrediction extends XSBundle with HasIFUConst {
70  // val redirect = Bool()
71  val takens = UInt(PredictWidth.W)
72  // val jmpIdx = UInt(log2Up(PredictWidth).W)
73  val brMask = UInt(PredictWidth.W)
74  val jalMask = UInt(PredictWidth.W)
75  val targets = Vec(PredictWidth, UInt(VAddrBits.W))
76
77  // marks the last 2 bytes of this fetch packet
78  // val endsAtTheEndOfFirstBank = Bool()
79  // val endsAtTheEndOfLastBank = Bool()
80
81  // half RVI could only start at the end of a bank
82  val firstBankHasHalfRVI = Bool()
83  val lastBankHasHalfRVI = Bool()
84
85  def lastHalfRVIMask = Mux(firstBankHasHalfRVI, UIntToOH((bankWidth-1).U),
86                          Mux(lastBankHasHalfRVI, UIntToOH((PredictWidth-1).U),
87                            0.U(PredictWidth.W)
88                          )
89                        )
90
91  def lastHalfRVIClearMask = ~lastHalfRVIMask
92  // is taken from half RVI
93  def lastHalfRVITaken = ParallelORR(takens & lastHalfRVIMask)
94
95  def lastHalfRVIIdx = Mux(firstBankHasHalfRVI, (bankWidth-1).U, (PredictWidth-1).U)
96  // should not be used if not lastHalfRVITaken
97  def lastHalfRVITarget = Mux(firstBankHasHalfRVI, targets(bankWidth-1), targets(PredictWidth-1))
98
99  def realTakens  = takens  & lastHalfRVIClearMask
100  def realBrMask  = brMask  & lastHalfRVIClearMask
101  def realJalMask = jalMask & lastHalfRVIClearMask
102
103  def brNotTakens = ~realTakens & realBrMask
104  def sawNotTakenBr = VecInit((0 until PredictWidth).map(i =>
105                       (if (i == 0) false.B else ParallelORR(brNotTakens(i-1,0)))))
106  // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR
107  def unmaskedJmpIdx = ParallelPriorityEncoder(takens)
108  def saveHalfRVI = (firstBankHasHalfRVI && (unmaskedJmpIdx === (bankWidth-1).U || !(ParallelORR(takens)))) ||
109  (lastBankHasHalfRVI  &&  unmaskedJmpIdx === (PredictWidth-1).U)
110  // could get PredictWidth-1 when only the first bank is valid
111  def jmpIdx = ParallelPriorityEncoder(realTakens)
112  // only used when taken
113  def target = ParallelPriorityMux(realTakens, targets)
114  def taken = ParallelORR(realTakens)
115  def takenOnBr = taken && ParallelPriorityMux(realTakens, realBrMask.asBools)
116  def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(realTakens, sawNotTakenBr), ParallelORR(brNotTakens))
117}
118
119class BranchInfo extends XSBundle with HasBPUParameter {
120  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
121  val ubtbHits = Bool()
122  val btbWriteWay = UInt(log2Up(BtbWays).W)
123  val btbHitJal = Bool()
124  val bimCtr = UInt(2.W)
125  val tageMeta = new TageMeta
126  val rasSp = UInt(log2Up(RasSize).W)
127  val rasTopCtr = UInt(8.W)
128  val rasToqAddr = UInt(VAddrBits.W)
129  val fetchIdx = UInt(log2Up(PredictWidth).W)
130  val specCnt = UInt(10.W)
131  // for global history
132  val hist = new GlobalHistory
133  val predHist = new GlobalHistory
134  val sawNotTakenBranch = Bool()
135
136  val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
137  val debug_btb_cycle  = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
138  val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
139
140  // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
141  //   this.histPtr := histPtr
142  //   this.tageMeta := tageMeta
143  //   this.rasSp := rasSp
144  //   this.rasTopCtr := rasTopCtr
145  //   this.asUInt
146  // }
147  def size = 0.U.asTypeOf(this).getWidth
148  def fromUInt(x: UInt) = x.asTypeOf(this)
149}
150
151class Predecode extends XSBundle with HasIFUConst {
152  val hasLastHalfRVI = Bool()
153  val mask = UInt((FetchWidth*2).W)
154  val lastHalf = UInt(nBanksInPacket.W)
155  val pd = Vec(FetchWidth*2, (new PreDecodeInfo))
156}
157
158class BranchUpdateInfo extends XSBundle {
159  // from backend
160  val pc = UInt(VAddrBits.W)
161  val pnpc = UInt(VAddrBits.W)
162  val target = UInt(VAddrBits.W)
163  val brTarget = UInt(VAddrBits.W)
164  val taken = Bool()
165  val fetchIdx = UInt(log2Up(FetchWidth*2).W)
166  val isMisPred = Bool()
167  val brTag = new BrqPtr
168
169  // frontend -> backend -> frontend
170  val pd = new PreDecodeInfo
171  val brInfo = new BranchInfo
172}
173
174// Dequeue DecodeWidth insts from Ibuffer
175class CtrlFlow extends XSBundle {
176  val instr = UInt(32.W)
177  val pc = UInt(VAddrBits.W)
178  val exceptionVec = Vec(16, Bool())
179  val intrVec = Vec(12, Bool())
180  val brUpdate = new BranchUpdateInfo
181  val crossPageIPFFix = Bool()
182}
183
184
185class FPUCtrlSignals extends XSBundle {
186  val isAddSub = Bool() // swap23
187	val typeTagIn = UInt(2.W)
188	val typeTagOut = UInt(2.W)
189  val fromInt = Bool()
190  val wflags = Bool()
191  val fpWen = Bool()
192  val fmaCmd = UInt(2.W)
193  val div = Bool()
194  val sqrt = Bool()
195  val fcvt = Bool()
196  val fma = Bool()
197  val typ = UInt(2.W)
198  val fmt = UInt(2.W)
199  val ren3 = Bool() //TODO: remove SrcType.fp
200}
201
202// Decode DecodeWidth insts at Decode Stage
203class CtrlSignals extends XSBundle {
204  val src1Type, src2Type, src3Type = SrcType()
205  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
206  val ldest = UInt(5.W)
207  val fuType = FuType()
208  val fuOpType = FuOpType()
209  val rfWen = Bool()
210  val fpWen = Bool()
211  val isXSTrap = Bool()
212  val noSpecExec = Bool()  // wait forward
213  val blockBackward  = Bool()  // block backward
214  val flushPipe  = Bool()  // This inst will flush all the pipe when commit, like exception but can commit
215  val isRVF = Bool()
216  val selImm = SelImm()
217  val imm = UInt(XLEN.W)
218  val commitType = CommitType()
219  val fpu = new FPUCtrlSignals
220
221  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = {
222    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
223    val signals =
224      Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen,
225          isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
226    signals zip decoder map { case(s, d) => s := d }
227    commitType := DontCare
228    this
229  }
230}
231
232class CfCtrl extends XSBundle {
233  val cf = new CtrlFlow
234  val ctrl = new CtrlSignals
235  val brTag = new BrqPtr
236}
237
238// Load / Store Index
239//
240// while separated lq and sq is used, lsIdx consists of lqIdx, sqIdx and l/s type.
241trait HasLSIdx { this: HasXSParameter =>
242  // Separate LSQ
243  val lqIdx = new LqPtr
244  val sqIdx = new SqPtr
245}
246
247class LSIdx extends XSBundle with HasLSIdx {}
248
249// CfCtrl -> MicroOp at Rename Stage
250class MicroOp extends CfCtrl with HasLSIdx {
251  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
252  val src1State, src2State, src3State = SrcState()
253  val roqIdx = new RoqPtr
254  val diffTestDebugLrScValid = Bool()
255}
256
257class Redirect extends XSBundle {
258  val roqIdx = new RoqPtr
259  val isException = Bool()
260  val isMisPred = Bool()
261  val isReplay = Bool()
262  val isFlushPipe = Bool()
263  val pc = UInt(VAddrBits.W)
264  val target = UInt(VAddrBits.W)
265  val brTag = new BrqPtr
266}
267
268class Dp1ToDp2IO extends XSBundle {
269  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
270  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
271  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
272}
273
274class ReplayPregReq extends XSBundle {
275  // NOTE: set isInt and isFp both to 'false' when invalid
276  val isInt = Bool()
277  val isFp = Bool()
278  val preg = UInt(PhyRegIdxWidth.W)
279}
280
281class DebugBundle extends XSBundle{
282  val isMMIO = Bool()
283}
284
285class ExuInput extends XSBundle {
286  val uop = new MicroOp
287  val src1, src2, src3 = UInt((XLEN+1).W)
288}
289
290class ExuOutput extends XSBundle {
291  val uop = new MicroOp
292  val data = UInt((XLEN+1).W)
293  val fflags  = new Fflags
294  val redirectValid = Bool()
295  val redirect = new Redirect
296  val brUpdate = new BranchUpdateInfo
297  val debug = new DebugBundle
298}
299
300class ExternalInterruptIO extends XSBundle {
301  val mtip = Input(Bool())
302  val msip = Input(Bool())
303  val meip = Input(Bool())
304}
305
306class CSRSpecialIO extends XSBundle {
307  val exception = Flipped(ValidIO(new MicroOp))
308  val isInterrupt = Input(Bool())
309  val memExceptionVAddr = Input(UInt(VAddrBits.W))
310  val trapTarget = Output(UInt(VAddrBits.W))
311  val externalInterrupt = new ExternalInterruptIO
312  val interrupt = Output(Bool())
313}
314
315//class ExuIO extends XSBundle {
316//  val in = Flipped(DecoupledIO(new ExuInput))
317//  val redirect = Flipped(ValidIO(new Redirect))
318//  val out = DecoupledIO(new ExuOutput)
319//  // for csr
320//  val csrOnly = new CSRSpecialIO
321//  val mcommit = Input(UInt(3.W))
322//}
323
324class RoqCommitIO extends XSBundle {
325  val isWalk = Output(Bool())
326  val valid = Vec(CommitWidth, Output(Bool()))
327  val uop = Vec(CommitWidth, Output(new MicroOp))
328
329  def hasWalkInstr = isWalk && valid.asUInt.orR
330  def hasCommitInstr = !isWalk && valid.asUInt.orR
331}
332
333class TlbFeedback extends XSBundle {
334  val roqIdx = new RoqPtr
335  val hit = Bool()
336}
337
338class FrontendToBackendIO extends XSBundle {
339  // to backend end
340  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
341  // from backend
342  val redirect = Flipped(ValidIO(UInt(VAddrBits.W)))
343  val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
344  val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
345}
346
347class TlbCsrBundle extends XSBundle {
348  val satp = new Bundle {
349    val mode = UInt(4.W) // TODO: may change number to parameter
350    val asid = UInt(16.W)
351    val ppn  = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
352  }
353  val priv = new Bundle {
354    val mxr = Bool()
355    val sum = Bool()
356    val imode = UInt(2.W)
357    val dmode = UInt(2.W)
358  }
359
360  override def toPrintable: Printable = {
361    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
362    p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
363  }
364}
365
366class SfenceBundle extends XSBundle {
367  val valid = Bool()
368  val bits = new Bundle {
369    val rs1 = Bool()
370    val rs2 = Bool()
371    val addr = UInt(VAddrBits.W)
372  }
373
374  override def toPrintable: Printable = {
375    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
376  }
377}
378