xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 1a0debc27041058fb54ba12d616d87f838663e7c)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan
18
19import chisel3._
20import chisel3.util._
21import xiangshan.backend.rob.RobPtr
22import xiangshan.backend.CtrlToFtqIO
23import xiangshan.backend.decode.{ImmUnion, XDecode}
24import xiangshan.mem.{LqPtr, SqPtr}
25import xiangshan.frontend.PreDecodeInfo
26import xiangshan.frontend.HasBPUParameter
27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory}
28import xiangshan.frontend.RASEntry
29import xiangshan.frontend.BPUCtrl
30import xiangshan.frontend.FtqPtr
31import xiangshan.frontend.CGHPtr
32import xiangshan.frontend.FtqRead
33import xiangshan.frontend.FtqToCtrlIO
34import utils._
35import utility._
36
37import scala.math.max
38import Chisel.experimental.chiselName
39import chipsalliance.rocketchip.config.Parameters
40import chisel3.util.BitPat.bitPatToUInt
41import xiangshan.backend.exu.ExuConfig
42import xiangshan.backend.fu.PMPEntry
43import xiangshan.frontend.Ftq_Redirect_SRAMEntry
44import xiangshan.frontend.AllFoldedHistories
45import xiangshan.frontend.AllAheadFoldedHistoryOldestBits
46
47class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
48  val valid = Bool()
49  val bits = gen.cloneType.asInstanceOf[T]
50
51}
52
53object ValidUndirectioned {
54  def apply[T <: Data](gen: T) = {
55    new ValidUndirectioned[T](gen)
56  }
57}
58
59object RSFeedbackType {
60  val tlbMiss = 0.U(3.W)
61  val mshrFull = 1.U(3.W)
62  val dataInvalid = 2.U(3.W)
63  val bankConflict = 3.U(3.W)
64  val ldVioCheckRedo = 4.U(3.W)
65
66  val feedbackInvalid = 7.U(3.W)
67
68  def apply() = UInt(3.W)
69}
70
71class PredictorAnswer(implicit p: Parameters) extends XSBundle {
72  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
73  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
74  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
75}
76
77class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
78  // from backend
79  val pc = UInt(VAddrBits.W)
80  // frontend -> backend -> frontend
81  val pd = new PreDecodeInfo
82  val rasSp = UInt(log2Up(RasSize).W)
83  val rasEntry = new RASEntry
84  // val hist = new ShiftingGlobalHistory
85  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
86  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
87  val lastBrNumOH = UInt((numBr+1).W)
88  val ghr = UInt(UbtbGHRLength.W)
89  val histPtr = new CGHPtr
90  val specCnt = Vec(numBr, UInt(10.W))
91  // need pipeline update
92  val br_hit = Bool()
93  val predTaken = Bool()
94  val target = UInt(VAddrBits.W)
95  val taken = Bool()
96  val isMisPred = Bool()
97  val shift = UInt((log2Ceil(numBr)+1).W)
98  val addIntoHist = Bool()
99
100  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
101    // this.hist := entry.ghist
102    this.folded_hist := entry.folded_hist
103    this.lastBrNumOH := entry.lastBrNumOH
104    this.afhob := entry.afhob
105    this.histPtr := entry.histPtr
106    this.rasSp := entry.rasSp
107    this.rasEntry := entry.rasTop
108    this
109  }
110}
111
112// Dequeue DecodeWidth insts from Ibuffer
113class CtrlFlow(implicit p: Parameters) extends XSBundle {
114  val instr = UInt(32.W)
115  val pc = UInt(VAddrBits.W)
116  val foldpc = UInt(MemPredPCWidth.W)
117  val exceptionVec = ExceptionVec()
118  val trigger = new TriggerCf
119  val pd = new PreDecodeInfo
120  val pred_taken = Bool()
121  val crossPageIPFFix = Bool()
122  val storeSetHit = Bool() // inst has been allocated an store set
123  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
124  // Load wait is needed
125  // load inst will not be executed until former store (predicted by mdp) addr calcuated
126  val loadWaitBit = Bool()
127  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
128  // load inst will not be executed until ALL former store addr calcuated
129  val loadWaitStrict = Bool()
130  val ssid = UInt(SSIDWidth.W)
131  val ftqPtr = new FtqPtr
132  val ftqOffset = UInt(log2Up(PredictWidth).W)
133}
134
135
136class FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
137  val isAddSub = Bool() // swap23
138  val typeTagIn = UInt(1.W)
139  val typeTagOut = UInt(1.W)
140  val fromInt = Bool()
141  val wflags = Bool()
142  val fpWen = Bool()
143  val fmaCmd = UInt(2.W)
144  val div = Bool()
145  val sqrt = Bool()
146  val fcvt = Bool()
147  val typ = UInt(2.W)
148  val fmt = UInt(2.W)
149  val ren3 = Bool() //TODO: remove SrcType.fp
150  val rm = UInt(3.W)
151}
152
153class VType(implicit p: Parameters) extends XSBundle {
154  val vma   = Bool()
155  val vta   = Bool()
156  val vsew = UInt(3.W)
157  val vlmul = UInt(3.W)
158}
159
160class VConfig(implicit p: Parameters) extends XSBundle {
161  val vl    = UInt(8.W)
162  val vtype = new VType
163}
164
165// Decode DecodeWidth insts at Decode Stage
166class CtrlSignals(implicit p: Parameters) extends XSBundle {
167  val debug_globalID = UInt(XLEN.W)
168  val srcType = Vec(4, SrcType())
169  val lsrc = Vec(4, UInt(6.W))
170  val ldest = UInt(6.W)
171  val fuType = FuType()
172  val fuOpType = FuOpType()
173  val rfWen = Bool()
174  val fpWen = Bool()
175  val vecWen = Bool()
176  def fpVecWen = fpWen || vecWen
177  val isXSTrap = Bool()
178  val noSpecExec = Bool() // wait forward
179  val blockBackward = Bool() // block backward
180  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
181  val uopDivType = UopDivType()
182  val selImm = SelImm()
183  val imm = UInt(ImmUnion.maxLen.W)
184  val commitType = CommitType()
185  val fpu = new FPUCtrlSignals
186  val uopIdx = UInt(5.W)
187  val vconfig = new VConfig
188  val isMove = Bool()
189  val vm = Bool()
190  val singleStep = Bool()
191  // This inst will flush all the pipe when it is the oldest inst in ROB,
192  // then replay from this inst itself
193  val replayInst = Bool()
194
195  private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen,
196    isXSTrap, noSpecExec, blockBackward, flushPipe, uopDivType, selImm)
197
198  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
199    val decoder: Seq[UInt] = ListLookup(
200      inst, XDecode.decodeDefault.map(bitPatToUInt),
201      table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray
202    )
203    allSignals zip decoder foreach { case (s, d) => s := d }
204    commitType := DontCare
205    this
206  }
207
208  def decode(bit: List[BitPat]): CtrlSignals = {
209    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
210    this
211  }
212
213  def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi
214  def isSoftPrefetch: Bool = {
215    fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U
216  }
217}
218
219class CfCtrl(implicit p: Parameters) extends XSBundle {
220  val cf = new CtrlFlow
221  val ctrl = new CtrlSignals
222}
223
224class PerfDebugInfo(implicit p: Parameters) extends XSBundle {
225  val eliminatedMove = Bool()
226  // val fetchTime = UInt(XLEN.W)
227  val renameTime = UInt(XLEN.W)
228  val dispatchTime = UInt(XLEN.W)
229  val enqRsTime = UInt(XLEN.W)
230  val selectTime = UInt(XLEN.W)
231  val issueTime = UInt(XLEN.W)
232  val writebackTime = UInt(XLEN.W)
233  // val commitTime = UInt(XLEN.W)
234  val runahead_checkpoint_id = UInt(XLEN.W)
235  val tlbFirstReqTime = UInt(XLEN.W)
236  val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit)
237}
238
239// Separate LSQ
240class LSIdx(implicit p: Parameters) extends XSBundle {
241  val lqIdx = new LqPtr
242  val sqIdx = new SqPtr
243}
244
245// CfCtrl -> MicroOp at Rename Stage
246class MicroOp(implicit p: Parameters) extends CfCtrl {
247  val srcState = Vec(4, SrcState())
248  val psrc = Vec(4, UInt(PhyRegIdxWidth.W))
249  val pdest = UInt(PhyRegIdxWidth.W)
250  val old_pdest = UInt(PhyRegIdxWidth.W)
251  val robIdx = new RobPtr
252  val lqIdx = new LqPtr
253  val sqIdx = new SqPtr
254  val eliminatedMove = Bool()
255  val debugInfo = new PerfDebugInfo
256  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
257    val stateReady = srcState(index) === SrcState.rdy || ignoreState.B
258    val readReg = if (isFp) {
259      ctrl.srcType(index) === SrcType.fp
260    } else {
261      ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U
262    }
263    readReg && stateReady
264  }
265  def srcIsReady: Vec[Bool] = {
266    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
267  }
268  def clearExceptions(
269    exceptionBits: Seq[Int] = Seq(),
270    flushPipe: Boolean = false,
271    replayInst: Boolean = false
272  ): MicroOp = {
273    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
274    if (!flushPipe) { ctrl.flushPipe := false.B }
275    if (!replayInst) { ctrl.replayInst := false.B }
276    this
277  }
278  // Assume only the LUI instruction is decoded with IMM_U in ALU.
279  def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu
280  // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType).
281  def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = {
282    successor.map{ case (src, srcType) =>
283      val pdestMatch = pdest === src
284      // For state: no need to check whether src is x0/imm/pc because they are always ready.
285      val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B
286      // FIXME: divide fpMatch and vecMatch then
287      val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B
288      val vecMatch = if (exuCfg.readVecRf) ctrl.vecWen else false.B
289      val allIntFpVec = exuCfg.readIntRf && exuCfg.readFpVecRf
290      val allStateMatch = Mux(SrcType.isVp(srcType), vecMatch, Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch))
291      val stateCond = pdestMatch && (if (allIntFpVec) allStateMatch else rfStateMatch || fpMatch || vecMatch)
292      // For data: types are matched and int pdest is not $zero.
293      val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B
294      val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType) || vecMatch && SrcType.isVp(srcType))
295      (stateCond, dataCond)
296    }
297  }
298  // This MicroOp is used to wakeup another uop (the successor: MicroOp).
299  def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = {
300    wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg)
301  }
302  def isJump: Bool = FuType.isJumpExu(ctrl.fuType)
303}
304
305class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
306  val uop = new MicroOp
307}
308
309class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
310  val flag = UInt(1.W)
311}
312
313class Redirect(implicit p: Parameters) extends XSBundle {
314  val robIdx = new RobPtr
315  val ftqIdx = new FtqPtr
316  val ftqOffset = UInt(log2Up(PredictWidth).W)
317  val level = RedirectLevel()
318  val interrupt = Bool()
319  val cfiUpdate = new CfiUpdateInfo
320
321  val stFtqIdx = new FtqPtr // for load violation predict
322  val stFtqOffset = UInt(log2Up(PredictWidth).W)
323
324  val debug_runahead_checkpoint_id = UInt(64.W)
325
326  // def isUnconditional() = RedirectLevel.isUnconditional(level)
327  def flushItself() = RedirectLevel.flushItself(level)
328  // def isException() = RedirectLevel.isException(level)
329}
330
331class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
332  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
333  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
334  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
335}
336
337class ResetPregStateReq(implicit p: Parameters) extends XSBundle {
338  // NOTE: set isInt and isFp both to 'false' when invalid
339  val isInt = Bool()
340  val isFp = Bool()
341  val preg = UInt(PhyRegIdxWidth.W)
342}
343
344class DebugBundle(implicit p: Parameters) extends XSBundle {
345  val isMMIO = Bool()
346  val isPerfCnt = Bool()
347  val paddr = UInt(PAddrBits.W)
348  val vaddr = UInt(VAddrBits.W)
349  /* add L/S inst info in EXU */
350  // val L1toL2TlbLatency = UInt(XLEN.W)
351  // val levelTlbHit = UInt(2.W)
352}
353
354class ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp {
355  val dataWidth = if (isVpu) VLEN else XLEN
356
357  val src = Vec(4, UInt(dataWidth.W))
358}
359
360class ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp {
361  val dataWidth = if (isVpu) VLEN else XLEN
362
363  val data = UInt(dataWidth.W)
364  val fflags = UInt(5.W)
365  val redirectValid = Bool()
366  val redirect = new Redirect
367  val debug = new DebugBundle
368}
369
370class ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
371  val mtip = Input(Bool())
372  val msip = Input(Bool())
373  val meip = Input(Bool())
374  val seip = Input(Bool())
375  val debug = Input(Bool())
376}
377
378class CSRSpecialIO(implicit p: Parameters) extends XSBundle {
379  val exception = Flipped(ValidIO(new MicroOp))
380  val isInterrupt = Input(Bool())
381  val memExceptionVAddr = Input(UInt(VAddrBits.W))
382  val trapTarget = Output(UInt(VAddrBits.W))
383  val externalInterrupt = new ExternalInterruptIO
384  val interrupt = Output(Bool())
385}
386
387class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp {
388  val isInterrupt = Bool()
389}
390
391class RobCommitInfo(implicit p: Parameters) extends XSBundle {
392  val ldest = UInt(6.W)
393  val rfWen = Bool()
394  val fpWen = Bool()
395  val vecWen = Bool()
396  def fpVecWen = fpWen || vecWen
397  val wflags = Bool()
398  val commitType = CommitType()
399  val pdest = UInt(PhyRegIdxWidth.W)
400  val old_pdest = UInt(PhyRegIdxWidth.W)
401  val ftqIdx = new FtqPtr
402  val ftqOffset = UInt(log2Up(PredictWidth).W)
403  val isMove = Bool()
404
405  // these should be optimized for synthesis verilog
406  val pc = UInt(VAddrBits.W)
407
408  val uopIdx = UInt(5.W)
409  val vconfig = new VConfig
410}
411
412class RobCommitIO(implicit p: Parameters) extends XSBundle {
413  val isCommit = Bool()
414  val commitValid = Vec(CommitWidth, Bool())
415
416  val isWalk = Bool()
417  // valid bits optimized for walk
418  val walkValid = Vec(CommitWidth, Bool())
419
420  val info = Vec(CommitWidth, new RobCommitInfo)
421
422  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
423  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
424}
425
426class RSFeedback(implicit p: Parameters) extends XSBundle {
427  val rsIdx = UInt(log2Up(IssQueSize).W)
428  val hit = Bool()
429  val flushState = Bool()
430  val sourceType = RSFeedbackType()
431  val dataInvalidSqIdx = new SqPtr
432}
433
434class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
435  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
436  // for instance: MemRSFeedbackIO()(updateP)
437  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
438  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
439  val rsIdx = Input(UInt(log2Up(IssQueSize).W))
440  val isFirstIssue = Input(Bool())
441}
442
443class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
444  // to backend end
445  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
446  val fromFtq = new FtqToCtrlIO
447  // from backend
448  val toFtq = Flipped(new CtrlToFtqIO)
449}
450
451class SatpStruct(implicit p: Parameters) extends XSBundle {
452  val mode = UInt(4.W)
453  val asid = UInt(16.W)
454  val ppn  = UInt(44.W)
455}
456
457class TlbSatpBundle(implicit p: Parameters) extends SatpStruct {
458  val changed = Bool()
459
460  def apply(satp_value: UInt): Unit = {
461    require(satp_value.getWidth == XLEN)
462    val sa = satp_value.asTypeOf(new SatpStruct)
463    mode := sa.mode
464    asid := sa.asid
465    ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt()
466    changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
467  }
468}
469
470class TlbCsrBundle(implicit p: Parameters) extends XSBundle {
471  val satp = new TlbSatpBundle()
472  val priv = new Bundle {
473    val mxr = Bool()
474    val sum = Bool()
475    val imode = UInt(2.W)
476    val dmode = UInt(2.W)
477  }
478
479  override def toPrintable: Printable = {
480    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
481      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
482  }
483}
484
485class SfenceBundle(implicit p: Parameters) extends XSBundle {
486  val valid = Bool()
487  val bits = new Bundle {
488    val rs1 = Bool()
489    val rs2 = Bool()
490    val addr = UInt(VAddrBits.W)
491    val asid = UInt(AsidLength.W)
492    val flushPipe = Bool()
493  }
494
495  override def toPrintable: Printable = {
496    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}"
497  }
498}
499
500// Bundle for load violation predictor updating
501class MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
502  val valid = Bool()
503
504  // wait table update
505  val waddr = UInt(MemPredPCWidth.W)
506  val wdata = Bool() // true.B by default
507
508  // store set update
509  // by default, ldpc/stpc should be xor folded
510  val ldpc = UInt(MemPredPCWidth.W)
511  val stpc = UInt(MemPredPCWidth.W)
512}
513
514class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
515  // Prefetcher
516  val l1I_pf_enable = Output(Bool())
517  val l2_pf_enable = Output(Bool())
518  val l1D_pf_enable = Output(Bool())
519  val l1D_pf_train_on_hit = Output(Bool())
520  val l1D_pf_enable_agt = Output(Bool())
521  val l1D_pf_enable_pht = Output(Bool())
522  val l1D_pf_active_threshold = Output(UInt(4.W))
523  val l1D_pf_active_stride = Output(UInt(6.W))
524  val l1D_pf_enable_stride = Output(Bool())
525  val l2_pf_store_only = Output(Bool())
526  // ICache
527  val icache_parity_enable = Output(Bool())
528  // Labeled XiangShan
529  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
530  // Load violation predictor
531  val lvpred_disable = Output(Bool())
532  val no_spec_load = Output(Bool())
533  val storeset_wait_store = Output(Bool())
534  val storeset_no_fast_wakeup = Output(Bool())
535  val lvpred_timeout = Output(UInt(5.W))
536  // Branch predictor
537  val bp_ctrl = Output(new BPUCtrl)
538  // Memory Block
539  val sbuffer_threshold = Output(UInt(4.W))
540  val ldld_vio_check_enable = Output(Bool())
541  val soft_prefetch_enable = Output(Bool())
542  val cache_error_enable = Output(Bool())
543  val uncache_write_outstanding_enable = Output(Bool())
544  // Rename
545  val fusion_enable = Output(Bool())
546  val wfi_enable = Output(Bool())
547  // Decode
548  val svinval_enable = Output(Bool())
549
550  // distribute csr write signal
551  val distribute_csr = new DistributedCSRIO()
552
553  val singlestep = Output(Bool())
554  val frontend_trigger = new FrontendTdataDistributeIO()
555  val mem_trigger = new MemTdataDistributeIO()
556  val trigger_enable = Output(Vec(10, Bool()))
557}
558
559class DistributedCSRIO(implicit p: Parameters) extends XSBundle {
560  // CSR has been written by csr inst, copies of csr should be updated
561  val w = ValidIO(new Bundle {
562    val addr = Output(UInt(12.W))
563    val data = Output(UInt(XLEN.W))
564  })
565}
566
567class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
568  // Request csr to be updated
569  //
570  // Note that this request will ONLY update CSR Module it self,
571  // copies of csr will NOT be updated, use it with care!
572  //
573  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
574  val w = ValidIO(new Bundle {
575    val addr = Output(UInt(12.W))
576    val data = Output(UInt(XLEN.W))
577  })
578  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
579    when(valid){
580      w.bits.addr := addr
581      w.bits.data := data
582    }
583    println("Distributed CSR update req registered for " + src_description)
584  }
585}
586
587class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
588  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
589  val source = Output(new Bundle() {
590    val tag = Bool() // l1 tag array
591    val data = Bool() // l1 data array
592    val l2 = Bool()
593  })
594  val opType = Output(new Bundle() {
595    val fetch = Bool()
596    val load = Bool()
597    val store = Bool()
598    val probe = Bool()
599    val release = Bool()
600    val atom = Bool()
601  })
602  val paddr = Output(UInt(PAddrBits.W))
603
604  // report error and paddr to beu
605  // bus error unit will receive error info iff ecc_error.valid
606  val report_to_beu = Output(Bool())
607
608  // there is an valid error
609  // l1 cache error will always be report to CACHE_ERROR csr
610  val valid = Output(Bool())
611
612  def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = {
613    val beu_info = Wire(new L1BusErrorUnitInfo)
614    beu_info.ecc_error.valid := report_to_beu
615    beu_info.ecc_error.bits := paddr
616    beu_info
617  }
618}
619
620/* TODO how to trigger on next inst?
6211. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep
6222. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set
623xret csr to pc + 4/ + 2
6242.5 The problem is to let it commit. This is the real TODO
6253. If it is load and hit before just treat it as regular load exception
626 */
627
628// This bundle carries trigger hit info along the pipeline
629// Now there are 10 triggers divided into 5 groups of 2
630// These groups are
631// (if if) (store store) (load loid) (if store) (if load)
632
633// Triggers in the same group can chain, meaning that they only
634// fire is both triggers in the group matches (the triggerHitVec bit is asserted)
635// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i)
636// Timing of 0 means trap at current inst, 1 means trap at next inst
637// Chaining and timing and the validness of a trigger is controlled by csr
638// In two chained triggers, if they have different timing, both won't fire
639//class TriggerCf (implicit p: Parameters) extends XSBundle {
640//  val triggerHitVec = Vec(10, Bool())
641//  val triggerTiming = Vec(10, Bool())
642//  val triggerChainVec = Vec(5, Bool())
643//}
644
645class TriggerCf(implicit p: Parameters) extends XSBundle {
646  // frontend
647  val frontendHit = Vec(4, Bool())
648//  val frontendTiming = Vec(4, Bool())
649//  val frontendHitNext = Vec(4, Bool())
650
651//  val frontendException = Bool()
652  // backend
653  val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4)
654  val backendHit = Vec(6, Bool())
655//  val backendTiming = Vec(6, Bool()) // trigger enable fro chain
656
657  // Two situations not allowed:
658  // 1. load data comparison
659  // 2. store chaining with store
660  def getHitFrontend = frontendHit.reduce(_ || _)
661  def getHitBackend = backendHit.reduce(_ || _)
662  def hit = getHitFrontend || getHitBackend
663  def clear(): Unit = {
664    frontendHit.foreach(_ := false.B)
665    backendEn.foreach(_ := false.B)
666    backendHit.foreach(_ := false.B)
667  }
668}
669
670// these 3 bundles help distribute trigger control signals from CSR
671// to Frontend, Load and Store.
672class FrontendTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
673    val t = Valid(new Bundle {
674      val addr = Output(UInt(2.W))
675      val tdata = new MatchTriggerIO
676    })
677  }
678
679class MemTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
680  val t = Valid(new Bundle {
681    val addr = Output(UInt(3.W))
682    val tdata = new MatchTriggerIO
683  })
684}
685
686class MatchTriggerIO(implicit p: Parameters) extends XSBundle {
687  val matchType = Output(UInt(2.W))
688  val select = Output(Bool())
689  val timing = Output(Bool())
690  val action = Output(Bool())
691  val chain = Output(Bool())
692  val tdata2 = Output(UInt(64.W))
693}
694