xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 141a6449de9d8f61eb4f2f5e670af29782902672)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util.BitPat.bitPatToUInt
22import chisel3.util._
23import utility._
24import utils._
25import xiangshan.backend.CtrlToFtqIO
26import xiangshan.backend.decode.{ImmUnion, XDecode}
27import xiangshan.backend.rob.RobPtr
28import xiangshan.frontend._
29import xiangshan.mem.{LqPtr, SqPtr}
30import xiangshan.v2backend.Bundles.DynInst
31import xiangshan.v2backend.FuType
32
33class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
34  val valid = Bool()
35  val bits = gen.cloneType.asInstanceOf[T]
36
37}
38
39object ValidUndirectioned {
40  def apply[T <: Data](gen: T) = {
41    new ValidUndirectioned[T](gen)
42  }
43}
44
45object RSFeedbackType {
46  val tlbMiss = 0.U(3.W)
47  val mshrFull = 1.U(3.W)
48  val dataInvalid = 2.U(3.W)
49  val bankConflict = 3.U(3.W)
50  val ldVioCheckRedo = 4.U(3.W)
51  val readRfSuccess = 6.U(3.W)
52  val feedbackInvalid = 7.U(3.W)
53
54  def apply() = UInt(3.W)
55}
56
57class PredictorAnswer(implicit p: Parameters) extends XSBundle {
58  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
59  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
60  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
61}
62
63class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
64  // from backend
65  val pc = UInt(VAddrBits.W)
66  // frontend -> backend -> frontend
67  val pd = new PreDecodeInfo
68  val rasSp = UInt(log2Up(RasSize).W)
69  val rasEntry = new RASEntry
70  // val hist = new ShiftingGlobalHistory
71  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
72  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
73  val lastBrNumOH = UInt((numBr+1).W)
74  val ghr = UInt(UbtbGHRLength.W)
75  val histPtr = new CGHPtr
76  val specCnt = Vec(numBr, UInt(10.W))
77  // need pipeline update
78  val br_hit = Bool()
79  val predTaken = Bool()
80  val target = UInt(VAddrBits.W)
81  val taken = Bool()
82  val isMisPred = Bool()
83  val shift = UInt((log2Ceil(numBr)+1).W)
84  val addIntoHist = Bool()
85
86  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
87    // this.hist := entry.ghist
88    this.folded_hist := entry.folded_hist
89    this.lastBrNumOH := entry.lastBrNumOH
90    this.afhob := entry.afhob
91    this.histPtr := entry.histPtr
92    this.rasSp := entry.rasSp
93    this.rasEntry := entry.rasTop
94    this
95  }
96}
97
98// Dequeue DecodeWidth insts from Ibuffer
99class CtrlFlow(implicit p: Parameters) extends XSBundle {
100  val instr = UInt(32.W)
101  val pc = UInt(VAddrBits.W)
102  val foldpc = UInt(MemPredPCWidth.W)
103  val exceptionVec = ExceptionVec()
104  val trigger = new TriggerCf
105  val pd = new PreDecodeInfo
106  val pred_taken = Bool()
107  val crossPageIPFFix = Bool()
108  val storeSetHit = Bool() // inst has been allocated an store set
109  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
110  // Load wait is needed
111  // load inst will not be executed until former store (predicted by mdp) addr calcuated
112  val loadWaitBit = Bool()
113  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
114  // load inst will not be executed until ALL former store addr calcuated
115  val loadWaitStrict = Bool()
116  val ssid = UInt(SSIDWidth.W)
117  val ftqPtr = new FtqPtr
118  val ftqOffset = UInt(log2Up(PredictWidth).W)
119}
120
121
122class FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
123  val isAddSub = Bool() // swap23
124  val typeTagIn = UInt(1.W)
125  val typeTagOut = UInt(1.W)
126  val fromInt = Bool()
127  val wflags = Bool()
128  val fpWen = Bool()
129  val fmaCmd = UInt(2.W)
130  val div = Bool()
131  val sqrt = Bool()
132  val fcvt = Bool()
133  val typ = UInt(2.W)
134  val fmt = UInt(2.W)
135  val ren3 = Bool() //TODO: remove SrcType.fp
136  val rm = UInt(3.W)
137}
138
139// Decode DecodeWidth insts at Decode Stage
140class CtrlSignals(implicit p: Parameters) extends XSBundle {
141  val srcType = Vec(4, SrcType())
142  val lsrc = Vec(4, UInt(6.W))
143  val ldest = UInt(6.W)
144  val fuType = FuType()
145  val fuOpType = FuOpType()
146  val rfWen = Bool()
147  val fpWen = Bool()
148  val vecWen = Bool()
149  val isXSTrap = Bool()
150  val noSpecExec = Bool() // wait forward
151  val blockBackward = Bool() // block backward
152  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
153  val selImm = SelImm()
154  val imm = UInt(ImmUnion.maxLen.W)
155  val commitType = CommitType()
156  val fpu = new FPUCtrlSignals
157  val uopIdx = UInt(5.W)
158  val vconfig = UInt(16.W)
159  val isMove = Bool()
160  val singleStep = Bool()
161  // This inst will flush all the pipe when it is the oldest inst in ROB,
162  // then replay from this inst itself
163  val replayInst = Bool()
164
165  private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen,
166    isXSTrap, noSpecExec, blockBackward, flushPipe, selImm)
167
168  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
169    val decoder: Seq[UInt] = ListLookup(
170      inst, XDecode.decodeDefault.map(bitPatToUInt),
171      table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray
172    )
173    allSignals zip decoder foreach { case (s, d) => s := d }
174    commitType := DontCare
175    this
176  }
177
178  def decode(bit: List[BitPat]): CtrlSignals = {
179    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
180    this
181  }
182
183  def isWFI: Bool = fuType === FuType.csr.U && fuOpType === CSROpType.wfi
184  def isSoftPrefetch: Bool = {
185    fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U
186  }
187}
188
189class CfCtrl(implicit p: Parameters) extends XSBundle {
190  val cf = new CtrlFlow
191  val ctrl = new CtrlSignals
192}
193
194class PerfDebugInfo(implicit p: Parameters) extends XSBundle {
195  val eliminatedMove = Bool()
196  // val fetchTime = UInt(64.W)
197  val renameTime = UInt(XLEN.W)
198  val dispatchTime = UInt(XLEN.W)
199  val enqRsTime = UInt(XLEN.W)
200  val selectTime = UInt(XLEN.W)
201  val issueTime = UInt(XLEN.W)
202  val writebackTime = UInt(XLEN.W)
203  // val commitTime = UInt(64.W)
204  val runahead_checkpoint_id = UInt(64.W)
205}
206
207// Separate LSQ
208class LSIdx(implicit p: Parameters) extends XSBundle {
209  val lqIdx = new LqPtr
210  val sqIdx = new SqPtr
211}
212
213// CfCtrl -> MicroOp at Rename Stage
214class MicroOp(implicit p: Parameters) extends CfCtrl {
215  val srcState = Vec(4, SrcState())
216  val psrc = Vec(4, UInt(PhyRegIdxWidth.W))
217  val pdest = UInt(PhyRegIdxWidth.W)
218  val old_pdest = UInt(PhyRegIdxWidth.W)
219  val robIdx = new RobPtr
220  val lqIdx = new LqPtr
221  val sqIdx = new SqPtr
222  val eliminatedMove = Bool()
223  val debugInfo = new PerfDebugInfo
224  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
225    val stateReady = srcState(index) === SrcState.rdy || ignoreState.B
226    val readReg = if (isFp) {
227      ctrl.srcType(index) === SrcType.fp
228    } else {
229      ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U
230    }
231    readReg && stateReady
232  }
233  def srcIsReady: Vec[Bool] = {
234    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
235  }
236  def clearExceptions(
237    exceptionBits: Seq[Int] = Seq(),
238    flushPipe: Boolean = false,
239    replayInst: Boolean = false
240  ): MicroOp = {
241    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
242    if (!flushPipe) { ctrl.flushPipe := false.B }
243    if (!replayInst) { ctrl.replayInst := false.B }
244    this
245  }
246//  // Assume only the LUI instruction is decoded with IMM_U in ALU.
247//  def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu
248//  // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType).
249//  def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = {
250//    successor.map{ case (src, srcType) =>
251//      val pdestMatch = pdest === src
252//      // For state: no need to check whether src is x0/imm/pc because they are always ready.
253//      val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B
254//      val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B
255//      val bothIntFp = exuCfg.readIntRf && exuCfg.readFpRf
256//      val bothStateMatch = Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch)
257//      val stateCond = pdestMatch && (if (bothIntFp) bothStateMatch else rfStateMatch || fpMatch)
258//      // For data: types are matched and int pdest is not $zero.
259//      val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B
260//      val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType))
261//      (stateCond, dataCond)
262//    }
263//  }
264//  // This MicroOp is used to wakeup another uop (the successor: MicroOp).
265//  def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = {
266//    wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg)
267//  }
268//  def isJump: Bool = FuType.isJumpExu(ctrl.fuType)
269}
270
271//class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
272//  val uop = new MicroOp
273//}
274
275//class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
276//  val flag = UInt(1.W)
277//}
278
279class Redirect(implicit p: Parameters) extends XSBundle {
280  val robIdx = new RobPtr
281  val ftqIdx = new FtqPtr
282  val ftqOffset = UInt(log2Up(PredictWidth).W)
283  val level = RedirectLevel()
284  val interrupt = Bool()
285  val cfiUpdate = new CfiUpdateInfo
286
287  val stFtqIdx = new FtqPtr // for load violation predict
288  val stFtqOffset = UInt(log2Up(PredictWidth).W)
289
290  val debug_runahead_checkpoint_id = UInt(64.W)
291
292  // def isUnconditional() = RedirectLevel.isUnconditional(level)
293  def flushItself() = RedirectLevel.flushItself(level)
294  // def isException() = RedirectLevel.isException(level)
295}
296
297class ResetPregStateReq(implicit p: Parameters) extends XSBundle {
298  // NOTE: set isInt and isFp both to 'false' when invalid
299  val isInt = Bool()
300  val isFp = Bool()
301  val preg = UInt(PhyRegIdxWidth.W)
302}
303
304class DebugBundle(implicit p: Parameters) extends XSBundle {
305  val isMMIO = Bool()
306  val isPerfCnt = Bool()
307  val paddr = UInt(PAddrBits.W)
308  val vaddr = UInt(VAddrBits.W)
309}
310
311//class ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp {
312//  val dataWidth = if (isVpu) VLEN else XLEN
313//
314//  val src = Vec(3, UInt(dataWidth.W))
315//}
316
317//class ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp {
318//  val dataWidth = if (isVpu) VLEN else XLEN
319//
320//  val data = UInt(dataWidth.W)
321//  val fflags = UInt(5.W)
322//  val redirectValid = Bool()
323//  val redirect = new Redirect
324//  val debug = new DebugBundle
325//}
326
327class ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
328  val mtip = Input(Bool())
329  val msip = Input(Bool())
330  val meip = Input(Bool())
331  val seip = Input(Bool())
332  val debug = Input(Bool())
333}
334
335class CSRSpecialIO(implicit p: Parameters) extends XSBundle {
336  val exception = Flipped(ValidIO(new DynInst))
337  val isInterrupt = Input(Bool())
338  val memExceptionVAddr = Input(UInt(VAddrBits.W))
339  val trapTarget = Output(UInt(VAddrBits.W))
340  val externalInterrupt = new ExternalInterruptIO
341  val interrupt = Output(Bool())
342}
343
344//class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp {
345//  val isInterrupt = Bool()
346//}
347
348class RobCommitInfo(implicit p: Parameters) extends XSBundle {
349  val ldest = UInt(6.W)
350  val rfWen = Bool()
351  val fpWen = Bool()
352  val vecWen = Bool()
353  val wflags = Bool()
354  val commitType = CommitType()
355  val pdest = UInt(PhyRegIdxWidth.W)
356  val old_pdest = UInt(PhyRegIdxWidth.W)
357  val ftqIdx = new FtqPtr
358  val ftqOffset = UInt(log2Up(PredictWidth).W)
359  val isMove = Bool()
360
361  // these should be optimized for synthesis verilog
362  val pc = UInt(VAddrBits.W)
363
364  val uopIdx = UInt(5.W)
365//  val vconfig = UInt(16.W)
366}
367
368class RobCommitIO(implicit p: Parameters) extends XSBundle {
369  val isCommit = Bool()
370  val commitValid = Vec(CommitWidth, Bool())
371
372  val isWalk = Bool()
373  // valid bits optimized for walk
374  val walkValid = Vec(CommitWidth, Bool())
375
376  val info = Vec(CommitWidth, new RobCommitInfo)
377
378  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
379  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
380}
381
382class RSFeedback(implicit p: Parameters) extends XSBundle {
383  val rsIdx = UInt(log2Up(IssQueSize).W)
384  val hit = Bool()
385  val flushState = Bool()
386  val sourceType = RSFeedbackType()
387  val dataInvalidSqIdx = new SqPtr
388}
389
390class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
391  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
392  // for instance: MemRSFeedbackIO()(updateP)
393  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
394  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
395  val rsIdx = Input(UInt(log2Up(IssQueSize).W))
396  val isFirstIssue = Input(Bool())
397}
398
399class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
400  // to backend end
401  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
402  val fromFtq = new FtqToCtrlIO
403  // from backend
404  val toFtq = Flipped(new CtrlToFtqIO)
405}
406
407class SatpStruct(implicit p: Parameters) extends XSBundle {
408  val mode = UInt(4.W)
409  val asid = UInt(16.W)
410  val ppn  = UInt(44.W)
411}
412
413class TlbSatpBundle(implicit p: Parameters) extends SatpStruct {
414  val changed = Bool()
415
416  def apply(satp_value: UInt): Unit = {
417    require(satp_value.getWidth == XLEN)
418    val sa = satp_value.asTypeOf(new SatpStruct)
419    mode := sa.mode
420    asid := sa.asid
421    ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt()
422    changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
423  }
424}
425
426class TlbCsrBundle(implicit p: Parameters) extends XSBundle {
427  val satp = new TlbSatpBundle()
428  val priv = new Bundle {
429    val mxr = Bool()
430    val sum = Bool()
431    val imode = UInt(2.W)
432    val dmode = UInt(2.W)
433  }
434
435  override def toPrintable: Printable = {
436    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
437      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
438  }
439}
440
441class SfenceBundle(implicit p: Parameters) extends XSBundle {
442  val valid = Bool()
443  val bits = new Bundle {
444    val rs1 = Bool()
445    val rs2 = Bool()
446    val addr = UInt(VAddrBits.W)
447    val asid = UInt(AsidLength.W)
448    val flushPipe = Bool()
449  }
450
451  override def toPrintable: Printable = {
452    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}"
453  }
454}
455
456// Bundle for load violation predictor updating
457class MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
458  val valid = Bool()
459
460  // wait table update
461  val waddr = UInt(MemPredPCWidth.W)
462  val wdata = Bool() // true.B by default
463
464  // store set update
465  // by default, ldpc/stpc should be xor folded
466  val ldpc = UInt(MemPredPCWidth.W)
467  val stpc = UInt(MemPredPCWidth.W)
468}
469
470class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
471  // Prefetcher
472  val l1I_pf_enable = Output(Bool())
473  val l2_pf_enable = Output(Bool())
474  // ICache
475  val icache_parity_enable = Output(Bool())
476  // Labeled XiangShan
477  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
478  // Load violation predictor
479  val lvpred_disable = Output(Bool())
480  val no_spec_load = Output(Bool())
481  val storeset_wait_store = Output(Bool())
482  val storeset_no_fast_wakeup = Output(Bool())
483  val lvpred_timeout = Output(UInt(5.W))
484  // Branch predictor
485  val bp_ctrl = Output(new BPUCtrl)
486  // Memory Block
487  val sbuffer_threshold = Output(UInt(4.W))
488  val ldld_vio_check_enable = Output(Bool())
489  val soft_prefetch_enable = Output(Bool())
490  val cache_error_enable = Output(Bool())
491  val uncache_write_outstanding_enable = Output(Bool())
492  // Rename
493  val fusion_enable = Output(Bool())
494  val wfi_enable = Output(Bool())
495  // Decode
496  val svinval_enable = Output(Bool())
497
498  // distribute csr write signal
499  val distribute_csr = new DistributedCSRIO()
500
501  val singlestep = Output(Bool())
502  val frontend_trigger = new FrontendTdataDistributeIO()
503  val mem_trigger = new MemTdataDistributeIO()
504  val trigger_enable = Output(Vec(10, Bool()))
505}
506
507class DistributedCSRIO(implicit p: Parameters) extends XSBundle {
508  // CSR has been written by csr inst, copies of csr should be updated
509  val w = ValidIO(new Bundle {
510    val addr = Output(UInt(12.W))
511    val data = Output(UInt(XLEN.W))
512  })
513}
514
515class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
516  // Request csr to be updated
517  //
518  // Note that this request will ONLY update CSR Module it self,
519  // copies of csr will NOT be updated, use it with care!
520  //
521  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
522  val w = ValidIO(new Bundle {
523    val addr = Output(UInt(12.W))
524    val data = Output(UInt(XLEN.W))
525  })
526  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
527    when(valid){
528      w.bits.addr := addr
529      w.bits.data := data
530    }
531    println("Distributed CSR update req registered for " + src_description)
532  }
533}
534
535class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
536  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
537  val source = Output(new Bundle() {
538    val tag = Bool() // l1 tag array
539    val data = Bool() // l1 data array
540    val l2 = Bool()
541  })
542  val opType = Output(new Bundle() {
543    val fetch = Bool()
544    val load = Bool()
545    val store = Bool()
546    val probe = Bool()
547    val release = Bool()
548    val atom = Bool()
549  })
550  val paddr = Output(UInt(PAddrBits.W))
551
552  // report error and paddr to beu
553  // bus error unit will receive error info iff ecc_error.valid
554  val report_to_beu = Output(Bool())
555
556  // there is an valid error
557  // l1 cache error will always be report to CACHE_ERROR csr
558  val valid = Output(Bool())
559
560  def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = {
561    val beu_info = Wire(new L1BusErrorUnitInfo)
562    beu_info.ecc_error.valid := report_to_beu
563    beu_info.ecc_error.bits := paddr
564    beu_info
565  }
566}
567
568/* TODO how to trigger on next inst?
5691. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep
5702. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set
571xret csr to pc + 4/ + 2
5722.5 The problem is to let it commit. This is the real TODO
5733. If it is load and hit before just treat it as regular load exception
574 */
575
576// This bundle carries trigger hit info along the pipeline
577// Now there are 10 triggers divided into 5 groups of 2
578// These groups are
579// (if if) (store store) (load loid) (if store) (if load)
580
581// Triggers in the same group can chain, meaning that they only
582// fire is both triggers in the group matches (the triggerHitVec bit is asserted)
583// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i)
584// Timing of 0 means trap at current inst, 1 means trap at next inst
585// Chaining and timing and the validness of a trigger is controlled by csr
586// In two chained triggers, if they have different timing, both won't fire
587//class TriggerCf (implicit p: Parameters) extends XSBundle {
588//  val triggerHitVec = Vec(10, Bool())
589//  val triggerTiming = Vec(10, Bool())
590//  val triggerChainVec = Vec(5, Bool())
591//}
592
593class TriggerCf(implicit p: Parameters) extends XSBundle {
594  // frontend
595  val frontendHit = Vec(4, Bool())
596//  val frontendTiming = Vec(4, Bool())
597//  val frontendHitNext = Vec(4, Bool())
598
599//  val frontendException = Bool()
600  // backend
601  val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4)
602  val backendHit = Vec(6, Bool())
603//  val backendTiming = Vec(6, Bool()) // trigger enable fro chain
604
605  // Two situations not allowed:
606  // 1. load data comparison
607  // 2. store chaining with store
608  def getHitFrontend = frontendHit.reduce(_ || _)
609  def getHitBackend = backendHit.reduce(_ || _)
610  def hit = getHitFrontend || getHitBackend
611  def clear(): Unit = {
612    frontendHit.foreach(_ := false.B)
613    backendEn.foreach(_ := false.B)
614    backendHit.foreach(_ := false.B)
615  }
616}
617
618// these 3 bundles help distribute trigger control signals from CSR
619// to Frontend, Load and Store.
620class FrontendTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
621    val t = Valid(new Bundle {
622      val addr = Output(UInt(2.W))
623      val tdata = new MatchTriggerIO
624    })
625  }
626
627class MemTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
628  val t = Valid(new Bundle {
629    val addr = Output(UInt(3.W))
630    val tdata = new MatchTriggerIO
631  })
632}
633
634class MatchTriggerIO(implicit p: Parameters) extends XSBundle {
635  val matchType = Output(UInt(2.W))
636  val select = Output(Bool())
637  val timing = Output(Bool())
638  val action = Output(Bool())
639  val chain = Output(Bool())
640  val tdata2 = Output(UInt(64.W))
641}
642