xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 0dc4893d7629b8ec8a9c78fd371177de2d6aac94)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan
18
19import chisel3._
20import chisel3.util._
21import xiangshan.backend.rob.RobPtr
22import xiangshan.backend.CtrlToFtqIO
23import xiangshan.backend.decode.{ImmUnion, XDecode}
24import xiangshan.mem.{LqPtr, SqPtr}
25import xiangshan.frontend.PreDecodeInfo
26import xiangshan.frontend.HasBPUParameter
27import xiangshan.frontend.{GlobalHistory, ShiftingGlobalHistory, CircularGlobalHistory, AllFoldedHistories}
28import xiangshan.frontend.RASEntry
29import xiangshan.frontend.BPUCtrl
30import xiangshan.frontend.FtqPtr
31import xiangshan.frontend.CGHPtr
32import xiangshan.frontend.FtqRead
33import xiangshan.frontend.FtqToCtrlIO
34import utils._
35
36import scala.math.max
37import Chisel.experimental.chiselName
38import chipsalliance.rocketchip.config.Parameters
39import chisel3.util.BitPat.bitPatToUInt
40import xiangshan.backend.fu.PMPEntry
41import xiangshan.frontend.Ftq_Redirect_SRAMEntry
42import xiangshan.frontend.AllFoldedHistories
43import xiangshan.frontend.AllAheadFoldedHistoryOldestBits
44
45class ValidUndirectioned[T <: Data](gen: T) extends Bundle {
46  val valid = Bool()
47  val bits = gen.cloneType.asInstanceOf[T]
48
49}
50
51object ValidUndirectioned {
52  def apply[T <: Data](gen: T) = {
53    new ValidUndirectioned[T](gen)
54  }
55}
56
57object RSFeedbackType {
58  val tlbMiss = 0.U(3.W)
59  val mshrFull = 1.U(3.W)
60  val dataInvalid = 2.U(3.W)
61  val bankConflict = 3.U(3.W)
62  val ldVioCheckRedo = 4.U(3.W)
63
64  def apply() = UInt(3.W)
65}
66
67class PredictorAnswer(implicit p: Parameters) extends XSBundle {
68  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
69  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
70  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
71}
72
73class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
74  // from backend
75  val pc = UInt(VAddrBits.W)
76  // frontend -> backend -> frontend
77  val pd = new PreDecodeInfo
78  val rasSp = UInt(log2Up(RasSize).W)
79  val rasEntry = new RASEntry
80  // val hist = new ShiftingGlobalHistory
81  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
82  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
83  val lastBrNumOH = UInt((numBr+1).W)
84  val ghr = UInt(UbtbGHRLength.W)
85  val histPtr = new CGHPtr
86  val specCnt = Vec(numBr, UInt(10.W))
87  // need pipeline update
88  val br_hit = Bool()
89  val predTaken = Bool()
90  val target = UInt(VAddrBits.W)
91  val taken = Bool()
92  val isMisPred = Bool()
93  val shift = UInt((log2Ceil(numBr)+1).W)
94  val addIntoHist = Bool()
95
96  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
97    // this.hist := entry.ghist
98    this.folded_hist := entry.folded_hist
99    this.lastBrNumOH := entry.lastBrNumOH
100    this.afhob := entry.afhob
101    this.histPtr := entry.histPtr
102    this.rasSp := entry.rasSp
103    this.rasEntry := entry.rasEntry
104    this
105  }
106}
107
108// Dequeue DecodeWidth insts from Ibuffer
109class CtrlFlow(implicit p: Parameters) extends XSBundle {
110  val instr = UInt(32.W)
111  val pc = UInt(VAddrBits.W)
112  val foldpc = UInt(MemPredPCWidth.W)
113  val exceptionVec = ExceptionVec()
114  val trigger = new TriggerCf
115  val intrVec = Vec(12, Bool())
116  val pd = new PreDecodeInfo
117  val pred_taken = Bool()
118  val crossPageIPFFix = Bool()
119  val storeSetHit = Bool() // inst has been allocated an store set
120  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
121  // Load wait is needed
122  // load inst will not be executed until former store (predicted by mdp) addr calcuated
123  val loadWaitBit = Bool()
124  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
125  // load inst will not be executed until ALL former store addr calcuated
126  val loadWaitStrict = Bool()
127  val ssid = UInt(SSIDWidth.W)
128  val ftqPtr = new FtqPtr
129  val ftqOffset = UInt(log2Up(PredictWidth).W)
130  // This inst will flush all the pipe when it is the oldest inst in ROB,
131  // then replay from this inst itself
132  val replayInst = Bool()
133}
134
135
136class FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
137  val isAddSub = Bool() // swap23
138  val typeTagIn = UInt(1.W)
139  val typeTagOut = UInt(1.W)
140  val fromInt = Bool()
141  val wflags = Bool()
142  val fpWen = Bool()
143  val fmaCmd = UInt(2.W)
144  val div = Bool()
145  val sqrt = Bool()
146  val fcvt = Bool()
147  val typ = UInt(2.W)
148  val fmt = UInt(2.W)
149  val ren3 = Bool() //TODO: remove SrcType.fp
150  val rm = UInt(3.W)
151}
152
153// Decode DecodeWidth insts at Decode Stage
154class CtrlSignals(implicit p: Parameters) extends XSBundle {
155  val srcType = Vec(3, SrcType())
156  val lsrc = Vec(3, UInt(5.W))
157  val ldest = UInt(5.W)
158  val fuType = FuType()
159  val fuOpType = FuOpType()
160  val rfWen = Bool()
161  val fpWen = Bool()
162  val isXSTrap = Bool()
163  val noSpecExec = Bool() // wait forward
164  val blockBackward = Bool() // block backward
165  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
166  val selImm = SelImm()
167  val imm = UInt(ImmUnion.maxLen.W)
168  val commitType = CommitType()
169  val fpu = new FPUCtrlSignals
170  val isMove = Bool()
171  val singleStep = Bool()
172  // This inst will flush all the pipe when it is the oldest inst in ROB,
173  // then replay from this inst itself
174  val replayInst = Bool()
175
176  private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen,
177    isXSTrap, noSpecExec, blockBackward, flushPipe, selImm)
178
179  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
180    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
181    allSignals zip decoder foreach { case (s, d) => s := d }
182    commitType := DontCare
183    this
184  }
185
186  def decode(bit: List[BitPat]): CtrlSignals = {
187    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
188    this
189  }
190
191  def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi
192}
193
194class CfCtrl(implicit p: Parameters) extends XSBundle {
195  val cf = new CtrlFlow
196  val ctrl = new CtrlSignals
197}
198
199class PerfDebugInfo(implicit p: Parameters) extends XSBundle {
200  val eliminatedMove = Bool()
201  // val fetchTime = UInt(64.W)
202  val renameTime = UInt(XLEN.W)
203  val dispatchTime = UInt(XLEN.W)
204  val enqRsTime = UInt(XLEN.W)
205  val selectTime = UInt(XLEN.W)
206  val issueTime = UInt(XLEN.W)
207  val writebackTime = UInt(XLEN.W)
208  // val commitTime = UInt(64.W)
209  val runahead_checkpoint_id = UInt(64.W)
210}
211
212// Separate LSQ
213class LSIdx(implicit p: Parameters) extends XSBundle {
214  val lqIdx = new LqPtr
215  val sqIdx = new SqPtr
216}
217
218// CfCtrl -> MicroOp at Rename Stage
219class MicroOp(implicit p: Parameters) extends CfCtrl {
220  val srcState = Vec(3, SrcState())
221  val psrc = Vec(3, UInt(PhyRegIdxWidth.W))
222  val pdest = UInt(PhyRegIdxWidth.W)
223  val old_pdest = UInt(PhyRegIdxWidth.W)
224  val robIdx = new RobPtr
225  val lqIdx = new LqPtr
226  val sqIdx = new SqPtr
227  val eliminatedMove = Bool()
228  val debugInfo = new PerfDebugInfo
229  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
230    isFp match {
231      case false => ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U && (srcState(index) === SrcState.rdy || ignoreState.B)
232      case _ => ctrl.srcType(index) === SrcType.fp && (srcState(index) === SrcState.rdy || ignoreState.B)
233    }
234  }
235  def srcIsReady: Vec[Bool] = {
236    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
237  }
238  def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U
239  def doWriteFpRf: Bool = ctrl.fpWen
240  def clearExceptions(
241    exceptionBits: Seq[Int] = Seq(),
242    flushPipe: Boolean = false,
243    replayInst: Boolean = false
244  ): MicroOp = {
245    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
246    if (!flushPipe) { ctrl.flushPipe := false.B }
247    if (!replayInst) { ctrl.replayInst := false.B }
248    this
249  }
250  // Assume only the LUI instruction is decoded with IMM_U in ALU.
251  def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu
252}
253
254class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
255  val uop = new MicroOp
256}
257
258class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
259  val flag = UInt(1.W)
260}
261
262class Redirect(implicit p: Parameters) extends XSBundle {
263  val robIdx = new RobPtr
264  val ftqIdx = new FtqPtr
265  val ftqOffset = UInt(log2Up(PredictWidth).W)
266  val level = RedirectLevel()
267  val interrupt = Bool()
268  val cfiUpdate = new CfiUpdateInfo
269
270  val stFtqIdx = new FtqPtr // for load violation predict
271  val stFtqOffset = UInt(log2Up(PredictWidth).W)
272
273  val debug_runahead_checkpoint_id = UInt(64.W)
274
275  // def isUnconditional() = RedirectLevel.isUnconditional(level)
276  def flushItself() = RedirectLevel.flushItself(level)
277  // def isException() = RedirectLevel.isException(level)
278}
279
280class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
281  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
282  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
283  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
284}
285
286class ResetPregStateReq(implicit p: Parameters) extends XSBundle {
287  // NOTE: set isInt and isFp both to 'false' when invalid
288  val isInt = Bool()
289  val isFp = Bool()
290  val preg = UInt(PhyRegIdxWidth.W)
291}
292
293class DebugBundle(implicit p: Parameters) extends XSBundle {
294  val isMMIO = Bool()
295  val isPerfCnt = Bool()
296  val paddr = UInt(PAddrBits.W)
297  val vaddr = UInt(VAddrBits.W)
298}
299
300class ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp {
301  val src = Vec(3, UInt(XLEN.W))
302}
303
304class ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp {
305  val data = UInt(XLEN.W)
306  val fflags = UInt(5.W)
307  val redirectValid = Bool()
308  val redirect = new Redirect
309  val debug = new DebugBundle
310}
311
312class ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
313  val mtip = Input(Bool())
314  val msip = Input(Bool())
315  val meip = Input(Bool())
316  val seip = Input(Bool())
317  val debug = Input(Bool())
318}
319
320class CSRSpecialIO(implicit p: Parameters) extends XSBundle {
321  val exception = Flipped(ValidIO(new MicroOp))
322  val isInterrupt = Input(Bool())
323  val memExceptionVAddr = Input(UInt(VAddrBits.W))
324  val trapTarget = Output(UInt(VAddrBits.W))
325  val externalInterrupt = new ExternalInterruptIO
326  val interrupt = Output(Bool())
327}
328
329class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp {
330  val isInterrupt = Bool()
331}
332
333class RobCommitInfo(implicit p: Parameters) extends XSBundle {
334  val ldest = UInt(5.W)
335  val rfWen = Bool()
336  val fpWen = Bool()
337  val wflags = Bool()
338  val commitType = CommitType()
339  val pdest = UInt(PhyRegIdxWidth.W)
340  val old_pdest = UInt(PhyRegIdxWidth.W)
341  val ftqIdx = new FtqPtr
342  val ftqOffset = UInt(log2Up(PredictWidth).W)
343
344  // these should be optimized for synthesis verilog
345  val pc = UInt(VAddrBits.W)
346}
347
348class RobCommitIO(implicit p: Parameters) extends XSBundle {
349  val isWalk = Output(Bool())
350  val valid = Vec(CommitWidth, Output(Bool()))
351  // valid bits optimized for walk
352  val walkValid = Vec(CommitWidth, Output(Bool()))
353  val info = Vec(CommitWidth, Output(new RobCommitInfo))
354
355  def hasWalkInstr = isWalk && valid.asUInt.orR
356
357  def hasCommitInstr = !isWalk && valid.asUInt.orR
358}
359
360class RSFeedback(implicit p: Parameters) extends XSBundle {
361  val rsIdx = UInt(log2Up(IssQueSize).W)
362  val hit = Bool()
363  val flushState = Bool()
364  val sourceType = RSFeedbackType()
365  val dataInvalidSqIdx = new SqPtr
366}
367
368class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
369  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
370  // for instance: MemRSFeedbackIO()(updateP)
371  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
372  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
373  val rsIdx = Input(UInt(log2Up(IssQueSize).W))
374  val isFirstIssue = Input(Bool())
375}
376
377class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
378  // to backend end
379  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
380  val fromFtq = new FtqToCtrlIO
381  // from backend
382  val toFtq = Flipped(new CtrlToFtqIO)
383}
384
385class SatpStruct extends Bundle {
386  val mode = UInt(4.W)
387  val asid = UInt(16.W)
388  val ppn  = UInt(44.W)
389}
390
391class TlbCsrBundle(implicit p: Parameters) extends XSBundle {
392  val satp = new Bundle {
393    val changed = Bool()
394    val mode = UInt(4.W) // TODO: may change number to parameter
395    val asid = UInt(16.W)
396    val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
397
398    def apply(satp_value: UInt): Unit = {
399      require(satp_value.getWidth == XLEN)
400      val sa = satp_value.asTypeOf(new SatpStruct)
401      mode := sa.mode
402      asid := sa.asid
403      ppn := sa.ppn
404      changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
405    }
406  }
407  val priv = new Bundle {
408    val mxr = Bool()
409    val sum = Bool()
410    val imode = UInt(2.W)
411    val dmode = UInt(2.W)
412  }
413
414  override def toPrintable: Printable = {
415    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
416      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
417  }
418}
419
420class SfenceBundle(implicit p: Parameters) extends XSBundle {
421  val valid = Bool()
422  val bits = new Bundle {
423    val rs1 = Bool()
424    val rs2 = Bool()
425    val addr = UInt(VAddrBits.W)
426    val asid = UInt(AsidLength.W)
427  }
428
429  override def toPrintable: Printable = {
430    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
431  }
432}
433
434// Bundle for load violation predictor updating
435class MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
436  val valid = Bool()
437
438  // wait table update
439  val waddr = UInt(MemPredPCWidth.W)
440  val wdata = Bool() // true.B by default
441
442  // store set update
443  // by default, ldpc/stpc should be xor folded
444  val ldpc = UInt(MemPredPCWidth.W)
445  val stpc = UInt(MemPredPCWidth.W)
446}
447
448class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
449  // Prefetcher
450  val l1I_pf_enable = Output(Bool())
451  val l2_pf_enable = Output(Bool())
452  // ICache
453  val icache_parity_enable = Output(Bool())
454  // Labeled XiangShan
455  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
456  // Load violation predictor
457  val lvpred_disable = Output(Bool())
458  val no_spec_load = Output(Bool())
459  val storeset_wait_store = Output(Bool())
460  val storeset_no_fast_wakeup = Output(Bool())
461  val lvpred_timeout = Output(UInt(5.W))
462  // Branch predictor
463  val bp_ctrl = Output(new BPUCtrl)
464  // Memory Block
465  val sbuffer_threshold = Output(UInt(4.W))
466  val ldld_vio_check_enable = Output(Bool())
467  val soft_prefetch_enable = Output(Bool())
468  val cache_error_enable = Output(Bool())
469  // Rename
470  val move_elim_enable = Output(Bool())
471  // Decode
472  val svinval_enable = Output(Bool())
473
474  // distribute csr write signal
475  val distribute_csr = new DistributedCSRIO()
476
477  val singlestep = Output(Bool())
478  val frontend_trigger = new FrontendTdataDistributeIO()
479  val mem_trigger = new MemTdataDistributeIO()
480  val trigger_enable = Output(Vec(10, Bool()))
481}
482
483class DistributedCSRIO(implicit p: Parameters) extends XSBundle {
484  // CSR has been written by csr inst, copies of csr should be updated
485  val w = ValidIO(new Bundle {
486    val addr = Output(UInt(12.W))
487    val data = Output(UInt(XLEN.W))
488  })
489}
490
491class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
492  // Request csr to be updated
493  //
494  // Note that this request will ONLY update CSR Module it self,
495  // copies of csr will NOT be updated, use it with care!
496  //
497  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
498  val w = ValidIO(new Bundle {
499    val addr = Output(UInt(12.W))
500    val data = Output(UInt(XLEN.W))
501  })
502  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
503    when(valid){
504      w.bits.addr := addr
505      w.bits.data := data
506    }
507    println("Distributed CSR update req registered for " + src_description)
508  }
509}
510
511class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
512  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
513  val source = Output(new Bundle() {
514    val tag = Bool() // l1 tag array
515    val data = Bool() // l1 data array
516    val l2 = Bool()
517  })
518  val opType = Output(new Bundle() {
519    val fetch = Bool()
520    val load = Bool()
521    val store = Bool()
522    val probe = Bool()
523    val release = Bool()
524    val atom = Bool()
525  })
526  val paddr = Output(UInt(PAddrBits.W))
527
528  // report error and paddr to beu
529  // bus error unit will receive error info iff ecc_error.valid
530  val report_to_beu = Output(Bool())
531
532  // there is an valid error
533  // l1 cache error will always be report to CACHE_ERROR csr
534  val valid = Output(Bool())
535
536  def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = {
537    val beu_info = Wire(new L1BusErrorUnitInfo)
538    beu_info.ecc_error.valid := report_to_beu
539    beu_info.ecc_error.bits := paddr
540    beu_info
541  }
542}
543
544/* TODO how to trigger on next inst?
5451. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep
5462. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set
547xret csr to pc + 4/ + 2
5482.5 The problem is to let it commit. This is the real TODO
5493. If it is load and hit before just treat it as regular load exception
550 */
551
552// This bundle carries trigger hit info along the pipeline
553// Now there are 10 triggers divided into 5 groups of 2
554// These groups are
555// (if if) (store store) (load loid) (if store) (if load)
556
557// Triggers in the same group can chain, meaning that they only
558// fire is both triggers in the group matches (the triggerHitVec bit is asserted)
559// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i)
560// Timing of 0 means trap at current inst, 1 means trap at next inst
561// Chaining and timing and the validness of a trigger is controlled by csr
562// In two chained triggers, if they have different timing, both won't fire
563//class TriggerCf (implicit p: Parameters) extends XSBundle {
564//  val triggerHitVec = Vec(10, Bool())
565//  val triggerTiming = Vec(10, Bool())
566//  val triggerChainVec = Vec(5, Bool())
567//}
568
569class TriggerCf(implicit p: Parameters) extends XSBundle {
570  // frontend
571  val frontendHit = Vec(4, Bool())
572//  val frontendTiming = Vec(4, Bool())
573//  val frontendHitNext = Vec(4, Bool())
574
575//  val frontendException = Bool()
576  // backend
577  val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4)
578  val backendHit = Vec(6, Bool())
579//  val backendTiming = Vec(6, Bool()) // trigger enable fro chain
580
581  // Two situations not allowed:
582  // 1. load data comparison
583  // 2. store chaining with store
584  def getHitFrontend = frontendHit.reduce(_ || _)
585  def getHitBackend = backendHit.reduce(_ || _)
586  def hit = getHitFrontend || getHitBackend
587  def clear(): Unit = {
588    frontendHit.foreach(_ := false.B)
589    backendEn.foreach(_ := false.B)
590    backendHit.foreach(_ := false.B)
591  }
592}
593
594// these 3 bundles help distribute trigger control signals from CSR
595// to Frontend, Load and Store.
596class FrontendTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
597    val t = Valid(new Bundle {
598      val addr = Output(UInt(2.W))
599      val tdata = new MatchTriggerIO
600    })
601  }
602
603class MemTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
604  val t = Valid(new Bundle {
605    val addr = Output(UInt(3.W))
606    val tdata = new MatchTriggerIO
607  })
608}
609
610class MatchTriggerIO(implicit p: Parameters) extends XSBundle {
611  val matchType = Output(UInt(2.W))
612  val select = Output(Bool())
613  val timing = Output(Bool())
614  val action = Output(Bool())
615  val chain = Output(Bool())
616  val tdata2 = Output(UInt(64.W))
617}
618