1package xiangshan 2 3import chisel3._ 4import chisel3.util._ 5import bus.simplebus._ 6import xiangshan.backend.brq.BrqPtr 7import xiangshan.backend.rename.FreeListPtr 8import xiangshan.frontend.PreDecodeInfo 9 10// Fetch FetchWidth x 32-bit insts from Icache 11class FetchPacket extends XSBundle { 12 val instrs = Vec(PredictWidth, UInt(32.W)) 13 val mask = UInt(PredictWidth.W) 14 // val pc = UInt(VAddrBits.W) 15 val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 16 val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 17 val brInfo = Vec(PredictWidth, new BranchInfo) 18 val pd = Vec(PredictWidth, new PreDecodeInfo) 19} 20 21class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 22 val valid = Bool() 23 val bits = gen.cloneType.asInstanceOf[T] 24 override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 25} 26 27object ValidUndirectioned { 28 def apply[T <: Data](gen: T) = { 29 new ValidUndirectioned[T](gen) 30 } 31} 32 33class TageMeta extends XSBundle { 34 def TageNTables = 6 35 val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 36 val altDiffers = Bool() 37 val providerU = UInt(2.W) 38 val providerCtr = UInt(3.W) 39 val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 40} 41 42class BranchPrediction extends XSBundle { 43 val redirect = Bool() 44 val taken = Bool() 45 val jmpIdx = UInt(log2Up(PredictWidth).W) 46 val hasNotTakenBrs = Bool() 47 val target = UInt(VAddrBits.W) 48 val saveHalfRVI = Bool() 49} 50 51class BranchInfo extends XSBundle { 52 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 53 val ubtbHits = Bool() 54 val btbWriteWay = UInt(log2Up(BtbWays).W) 55 val btbHitJal = Bool() 56 val bimCtr = UInt(2.W) 57 val histPtr = UInt(log2Up(ExtHistoryLength).W) 58 val tageMeta = new TageMeta 59 val rasSp = UInt(log2Up(RasSize).W) 60 val rasTopCtr = UInt(8.W) 61 val fetchIdx = UInt(log2Up(PredictWidth).W) 62 63 val debug_ubtb_cycle = UInt(64.W) 64 val debug_btb_cycle = UInt(64.W) 65 val debug_tage_cycle = UInt(64.W) 66 val specCnt = UInt(10.W) 67 68 def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 69 this.histPtr := histPtr 70 this.tageMeta := tageMeta 71 this.rasSp := rasSp 72 this.rasTopCtr := rasTopCtr 73 this.asUInt 74 } 75 def size = 0.U.asTypeOf(this).getWidth 76 def fromUInt(x: UInt) = x.asTypeOf(this) 77} 78 79class Predecode extends XSBundle { 80 val isFetchpcEqualFirstpc = Bool() 81 val mask = UInt((FetchWidth*2).W) 82 val pd = Vec(FetchWidth*2, (new PreDecodeInfo)) 83} 84 85class BranchUpdateInfo extends XSBundle { 86 // from backend 87 val pc = UInt(VAddrBits.W) 88 val pnpc = UInt(VAddrBits.W) 89 val target = UInt(VAddrBits.W) 90 val brTarget = UInt(VAddrBits.W) 91 val taken = Bool() 92 val fetchIdx = UInt(log2Up(FetchWidth*2).W) 93 val isMisPred = Bool() 94 val brTag = new BrqPtr 95 96 // frontend -> backend -> frontend 97 val pd = new PreDecodeInfo 98 val brInfo = new BranchInfo 99} 100 101// Dequeue DecodeWidth insts from Ibuffer 102class CtrlFlow extends XSBundle { 103 val instr = UInt(32.W) 104 val pc = UInt(VAddrBits.W) 105 val exceptionVec = Vec(16, Bool()) 106 val intrVec = Vec(12, Bool()) 107 val brUpdate = new BranchUpdateInfo 108 val crossPageIPFFix = Bool() 109} 110 111// Decode DecodeWidth insts at Decode Stage 112class CtrlSignals extends XSBundle { 113 val src1Type, src2Type, src3Type = SrcType() 114 val lsrc1, lsrc2, lsrc3 = UInt(5.W) 115 val ldest = UInt(5.W) 116 val fuType = FuType() 117 val fuOpType = FuOpType() 118 val rfWen = Bool() 119 val fpWen = Bool() 120 val isXSTrap = Bool() 121 val noSpecExec = Bool() // This inst can not be speculated 122 val isBlocked = Bool() // This inst requires pipeline to be blocked 123 val isRVF = Bool() 124 val imm = UInt(XLEN.W) 125} 126 127class CfCtrl extends XSBundle { 128 val cf = new CtrlFlow 129 val ctrl = new CtrlSignals 130 val brTag = new BrqPtr 131} 132 133trait HasRoqIdx { this: HasXSParameter => 134 val roqIdx = UInt(RoqIdxWidth.W) 135 def needFlush(redirect: Valid[Redirect]): Bool = { 136 redirect.valid && Mux( 137 this.roqIdx.head(1) === redirect.bits.roqIdx.head(1), 138 this.roqIdx.tail(1) > redirect.bits.roqIdx.tail(1), 139 this.roqIdx.tail(1) < redirect.bits.roqIdx.tail(1) 140 ) 141 } 142} 143 144// CfCtrl -> MicroOp at Rename Stage 145class MicroOp extends CfCtrl with HasRoqIdx { 146 val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 147 val src1State, src2State, src3State = SrcState() 148} 149 150class Redirect extends XSBundle with HasRoqIdx { 151 val isException = Bool() 152 val isMisPred = Bool() 153 val isReplay = Bool() 154 val pc = UInt(VAddrBits.W) 155 val target = UInt(VAddrBits.W) 156 val brTag = new BrqPtr 157} 158 159class Dp1ToDp2IO extends XSBundle { 160 val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp)) 161 val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp)) 162 val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp)) 163} 164 165class DebugBundle extends XSBundle{ 166 val isMMIO = Bool() 167} 168 169class ExuInput extends XSBundle { 170 val uop = new MicroOp 171 val src1, src2, src3 = UInt(XLEN.W) 172} 173 174class ExuOutput extends XSBundle { 175 val uop = new MicroOp 176 val data = UInt(XLEN.W) 177 val redirectValid = Bool() 178 val redirect = new Redirect 179 val brUpdate = new BranchUpdateInfo 180 val debug = new DebugBundle 181} 182 183class ExuIO extends XSBundle { 184 val in = Flipped(DecoupledIO(new ExuInput)) 185 val redirect = Flipped(ValidIO(new Redirect)) 186 val out = DecoupledIO(new ExuOutput) 187 // for csr 188 val exception = Flipped(ValidIO(new MicroOp)) 189 // for Lsu 190 val dmem = new SimpleBusUC 191 val scommit = Input(UInt(3.W)) 192} 193 194class RoqCommit extends XSBundle { 195 val uop = new MicroOp 196 val isWalk = Bool() 197} 198 199class FrontendToBackendIO extends XSBundle { 200 // to backend end 201 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 202 // from backend 203 val redirect = Flipped(ValidIO(new Redirect)) 204 val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 205 val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 206} 207