1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import xiangshan.cache.HasDCacheParameters 35import utils._ 36import utility._ 37 38import scala.math.max 39import Chisel.experimental.chiselName 40import chipsalliance.rocketchip.config.Parameters 41import chisel3.util.BitPat.bitPatToUInt 42import xiangshan.backend.exu.ExuConfig 43import xiangshan.backend.fu.PMPEntry 44import xiangshan.frontend.Ftq_Redirect_SRAMEntry 45import xiangshan.frontend.AllFoldedHistories 46import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 47 48class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 49 val valid = Bool() 50 val bits = gen.cloneType.asInstanceOf[T] 51 52} 53 54object ValidUndirectioned { 55 def apply[T <: Data](gen: T) = { 56 new ValidUndirectioned[T](gen) 57 } 58} 59 60object RSFeedbackType { 61 val lrqFull = 0.U(3.W) 62 val tlbMiss = 1.U(3.W) 63 val mshrFull = 2.U(3.W) 64 val dataInvalid = 3.U(3.W) 65 val bankConflict = 4.U(3.W) 66 val ldVioCheckRedo = 5.U(3.W) 67 val feedbackInvalid = 7.U(3.W) 68 69 val allTypes = 8 70 def apply() = UInt(3.W) 71} 72 73class PredictorAnswer(implicit p: Parameters) extends XSBundle { 74 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 75 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 76 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 77} 78 79class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 80 // from backend 81 val pc = UInt(VAddrBits.W) 82 // frontend -> backend -> frontend 83 val pd = new PreDecodeInfo 84 val rasSp = UInt(log2Up(RasSize).W) 85 val rasEntry = new RASEntry 86 // val hist = new ShiftingGlobalHistory 87 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 88 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 89 val lastBrNumOH = UInt((numBr+1).W) 90 val ghr = UInt(UbtbGHRLength.W) 91 val histPtr = new CGHPtr 92 val specCnt = Vec(numBr, UInt(10.W)) 93 // need pipeline update 94 val br_hit = Bool() // if in ftb entry 95 val jr_hit = Bool() // if in ftb entry 96 val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit 97 val predTaken = Bool() 98 val target = UInt(VAddrBits.W) 99 val taken = Bool() 100 val isMisPred = Bool() 101 val shift = UInt((log2Ceil(numBr)+1).W) 102 val addIntoHist = Bool() 103 104 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 105 // this.hist := entry.ghist 106 this.folded_hist := entry.folded_hist 107 this.lastBrNumOH := entry.lastBrNumOH 108 this.afhob := entry.afhob 109 this.histPtr := entry.histPtr 110 this.rasSp := entry.rasSp 111 this.rasEntry := entry.rasTop 112 this 113 } 114} 115 116// Dequeue DecodeWidth insts from Ibuffer 117class CtrlFlow(implicit p: Parameters) extends XSBundle { 118 val instr = UInt(32.W) 119 val pc = UInt(VAddrBits.W) 120 val foldpc = UInt(MemPredPCWidth.W) 121 val exceptionVec = ExceptionVec() 122 val trigger = new TriggerCf 123 val pd = new PreDecodeInfo 124 val pred_taken = Bool() 125 val crossPageIPFFix = Bool() 126 val storeSetHit = Bool() // inst has been allocated an store set 127 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 128 // Load wait is needed 129 // load inst will not be executed until former store (predicted by mdp) addr calcuated 130 val loadWaitBit = Bool() 131 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 132 // load inst will not be executed until ALL former store addr calcuated 133 val loadWaitStrict = Bool() 134 val ssid = UInt(SSIDWidth.W) 135 val ftqPtr = new FtqPtr 136 val ftqOffset = UInt(log2Up(PredictWidth).W) 137} 138 139 140class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 141 val isAddSub = Bool() // swap23 142 val typeTagIn = UInt(1.W) 143 val typeTagOut = UInt(1.W) 144 val fromInt = Bool() 145 val wflags = Bool() 146 val fpWen = Bool() 147 val fmaCmd = UInt(2.W) 148 val div = Bool() 149 val sqrt = Bool() 150 val fcvt = Bool() 151 val typ = UInt(2.W) 152 val fmt = UInt(2.W) 153 val ren3 = Bool() //TODO: remove SrcType.fp 154 val rm = UInt(3.W) 155} 156 157// Decode DecodeWidth insts at Decode Stage 158class CtrlSignals(implicit p: Parameters) extends XSBundle { 159 val debug_globalID = UInt(XLEN.W) 160 val srcType = Vec(3, SrcType()) 161 val lsrc = Vec(3, UInt(5.W)) 162 val ldest = UInt(5.W) 163 val fuType = FuType() 164 val fuOpType = FuOpType() 165 val rfWen = Bool() 166 val fpWen = Bool() 167 val isXSTrap = Bool() 168 val noSpecExec = Bool() // wait forward 169 val blockBackward = Bool() // block backward 170 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 171 val selImm = SelImm() 172 val imm = UInt(ImmUnion.maxLen.W) 173 val commitType = CommitType() 174 val fpu = new FPUCtrlSignals 175 val isMove = Bool() 176 val singleStep = Bool() 177 // This inst will flush all the pipe when it is the oldest inst in ROB, 178 // then replay from this inst itself 179 val replayInst = Bool() 180 181 private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 182 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 183 184 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 185 val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 186 allSignals zip decoder foreach { case (s, d) => s := d } 187 commitType := DontCare 188 this 189 } 190 191 def decode(bit: List[BitPat]): CtrlSignals = { 192 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 193 this 194 } 195 196 def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 197 def isSoftPrefetch: Bool = { 198 fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 199 } 200} 201 202class CfCtrl(implicit p: Parameters) extends XSBundle { 203 val cf = new CtrlFlow 204 val ctrl = new CtrlSignals 205} 206 207class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 208 val eliminatedMove = Bool() 209 // val fetchTime = UInt(XLEN.W) 210 val renameTime = UInt(XLEN.W) 211 val dispatchTime = UInt(XLEN.W) 212 val enqRsTime = UInt(XLEN.W) 213 val selectTime = UInt(XLEN.W) 214 val issueTime = UInt(XLEN.W) 215 val writebackTime = UInt(XLEN.W) 216 // val commitTime = UInt(XLEN.W) 217 val runahead_checkpoint_id = UInt(XLEN.W) 218 val tlbFirstReqTime = UInt(XLEN.W) 219 val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 220} 221 222// Separate LSQ 223class LSIdx(implicit p: Parameters) extends XSBundle { 224 val lqIdx = new LqPtr 225 val sqIdx = new SqPtr 226} 227 228// CfCtrl -> MicroOp at Rename Stage 229class MicroOp(implicit p: Parameters) extends CfCtrl { 230 val srcState = Vec(3, SrcState()) 231 val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 232 val pdest = UInt(PhyRegIdxWidth.W) 233 val robIdx = new RobPtr 234 val lqIdx = new LqPtr 235 val sqIdx = new SqPtr 236 val eliminatedMove = Bool() 237 val snapshot = Bool() 238 val debugInfo = new PerfDebugInfo 239 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 240 val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 241 val readReg = if (isFp) { 242 ctrl.srcType(index) === SrcType.fp 243 } else { 244 ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 245 } 246 readReg && stateReady 247 } 248 def srcIsReady: Vec[Bool] = { 249 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 250 } 251 def clearExceptions( 252 exceptionBits: Seq[Int] = Seq(), 253 flushPipe: Boolean = false, 254 replayInst: Boolean = false 255 ): MicroOp = { 256 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 257 if (!flushPipe) { ctrl.flushPipe := false.B } 258 if (!replayInst) { ctrl.replayInst := false.B } 259 this 260 } 261 // Assume only the LUI instruction is decoded with IMM_U in ALU. 262 def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 263 // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 264 def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 265 successor.map{ case (src, srcType) => 266 val pdestMatch = pdest === src 267 // For state: no need to check whether src is x0/imm/pc because they are always ready. 268 val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 269 val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 270 val bothIntFp = exuCfg.readIntRf && exuCfg.readFpRf 271 val bothStateMatch = Mux(SrcType.regIsFp(srcType), fpMatch, rfStateMatch) 272 val stateCond = pdestMatch && (if (bothIntFp) bothStateMatch else rfStateMatch || fpMatch) 273 // For data: types are matched and int pdest is not $zero. 274 val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 275 val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType)) 276 (stateCond, dataCond) 277 } 278 } 279 // This MicroOp is used to wakeup another uop (the successor: MicroOp). 280 def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 281 wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 282 } 283 def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 284} 285 286class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 287 val uop = new MicroOp 288} 289 290class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 291 val flag = UInt(1.W) 292} 293 294class Redirect(implicit p: Parameters) extends XSBundle { 295 val isRVC = Bool() 296 val robIdx = new RobPtr 297 val ftqIdx = new FtqPtr 298 val ftqOffset = UInt(log2Up(PredictWidth).W) 299 val level = RedirectLevel() 300 val interrupt = Bool() 301 val cfiUpdate = new CfiUpdateInfo 302 303 val stFtqIdx = new FtqPtr // for load violation predict 304 val stFtqOffset = UInt(log2Up(PredictWidth).W) 305 306 val debug_runahead_checkpoint_id = UInt(64.W) 307 val debugIsCtrl = Bool() 308 val debugIsMemVio = Bool() 309 310 // def isUnconditional() = RedirectLevel.isUnconditional(level) 311 def flushItself() = RedirectLevel.flushItself(level) 312 // def isException() = RedirectLevel.isException(level) 313} 314 315class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 316 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 317 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 318 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 319} 320 321class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 322 // NOTE: set isInt and isFp both to 'false' when invalid 323 val isInt = Bool() 324 val isFp = Bool() 325 val preg = UInt(PhyRegIdxWidth.W) 326} 327 328class DebugBundle(implicit p: Parameters) extends XSBundle { 329 val isMMIO = Bool() 330 val isPerfCnt = Bool() 331 val paddr = UInt(PAddrBits.W) 332 val vaddr = UInt(VAddrBits.W) 333 /* add L/S inst info in EXU */ 334 // val L1toL2TlbLatency = UInt(XLEN.W) 335 // val levelTlbHit = UInt(2.W) 336} 337 338class ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp { 339 val src = Vec(3, UInt(XLEN.W)) 340} 341 342class ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp { 343 val data = UInt(XLEN.W) 344 val fflags = UInt(5.W) 345 val redirectValid = Bool() 346 val redirect = new Redirect 347 val debug = new DebugBundle 348} 349 350class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 351 val mtip = Input(Bool()) 352 val msip = Input(Bool()) 353 val meip = Input(Bool()) 354 val seip = Input(Bool()) 355 val debug = Input(Bool()) 356} 357 358class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 359 val exception = Flipped(ValidIO(new MicroOp)) 360 val isInterrupt = Input(Bool()) 361 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 362 val trapTarget = Output(UInt(VAddrBits.W)) 363 val externalInterrupt = new ExternalInterruptIO 364 val interrupt = Output(Bool()) 365} 366 367class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 368 val isInterrupt = Bool() 369} 370 371class RobCommitInfo(implicit p: Parameters) extends XSBundle { 372 val ldest = UInt(5.W) 373 val rfWen = Bool() 374 val fpWen = Bool() 375 val wflags = Bool() 376 val commitType = CommitType() 377 val pdest = UInt(PhyRegIdxWidth.W) 378 val ftqIdx = new FtqPtr 379 val ftqOffset = UInt(log2Up(PredictWidth).W) 380 val isMove = Bool() 381 val isRVC = Bool() 382 383 // these should be optimized for synthesis verilog 384 val pc = UInt(VAddrBits.W) 385} 386 387class RobCommitIO(implicit p: Parameters) extends XSBundle { 388 val isCommit = Bool() 389 val commitValid = Vec(CommitWidth, Bool()) 390 391 val isWalk = Bool() 392 // valid bits optimized for walk 393 val walkValid = Vec(CommitWidth, Bool()) 394 395 val info = Vec(CommitWidth, new RobCommitInfo) 396 val robIdx = Vec(CommitWidth, new RobPtr) 397 398 def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 399 def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 400} 401 402class SnapshotPort(implicit p: Parameters) extends XSBundle { 403 val snptEnq = Bool() 404 val snptDeq = Bool() 405 val useSnpt = Bool() 406 val snptSelect = UInt(log2Ceil(RenameSnapshotNum).W) 407} 408 409class RSFeedback(implicit p: Parameters) extends XSBundle { 410 val rsIdx = UInt(log2Up(IssQueSize).W) 411 val hit = Bool() 412 val flushState = Bool() 413 val sourceType = RSFeedbackType() 414 val dataInvalidSqIdx = new SqPtr 415} 416 417class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 418 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 419 // for instance: MemRSFeedbackIO()(updateP) 420 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 421 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 422 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 423 val isFirstIssue = Input(Bool()) 424} 425 426class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 427 // to backend end 428 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 429 val stallReason = new StallReasonIO(DecodeWidth) 430 val fromFtq = new FtqToCtrlIO 431 // from backend 432 val toFtq = Flipped(new CtrlToFtqIO) 433} 434 435class SatpStruct(implicit p: Parameters) extends XSBundle { 436 val mode = UInt(4.W) 437 val asid = UInt(16.W) 438 val ppn = UInt(44.W) 439} 440 441class TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 442 val changed = Bool() 443 444 def apply(satp_value: UInt): Unit = { 445 require(satp_value.getWidth == XLEN) 446 val sa = satp_value.asTypeOf(new SatpStruct) 447 mode := sa.mode 448 asid := sa.asid 449 ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 450 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 451 } 452} 453 454class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 455 val satp = new TlbSatpBundle() 456 val priv = new Bundle { 457 val mxr = Bool() 458 val sum = Bool() 459 val imode = UInt(2.W) 460 val dmode = UInt(2.W) 461 } 462 463 override def toPrintable: Printable = { 464 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 465 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 466 } 467} 468 469class SfenceBundle(implicit p: Parameters) extends XSBundle { 470 val valid = Bool() 471 val bits = new Bundle { 472 val rs1 = Bool() 473 val rs2 = Bool() 474 val addr = UInt(VAddrBits.W) 475 val asid = UInt(AsidLength.W) 476 val flushPipe = Bool() 477 } 478 479 override def toPrintable: Printable = { 480 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 481 } 482} 483 484// Bundle for load violation predictor updating 485class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 486 val valid = Bool() 487 488 // wait table update 489 val waddr = UInt(MemPredPCWidth.W) 490 val wdata = Bool() // true.B by default 491 492 // store set update 493 // by default, ldpc/stpc should be xor folded 494 val ldpc = UInt(MemPredPCWidth.W) 495 val stpc = UInt(MemPredPCWidth.W) 496} 497 498class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 499 // Prefetcher 500 val l1I_pf_enable = Output(Bool()) 501 val l2_pf_enable = Output(Bool()) 502 val l1D_pf_enable = Output(Bool()) 503 val l1D_pf_train_on_hit = Output(Bool()) 504 val l1D_pf_enable_agt = Output(Bool()) 505 val l1D_pf_enable_pht = Output(Bool()) 506 val l1D_pf_active_threshold = Output(UInt(4.W)) 507 val l1D_pf_active_stride = Output(UInt(6.W)) 508 val l1D_pf_enable_stride = Output(Bool()) 509 val l2_pf_store_only = Output(Bool()) 510 // ICache 511 val icache_parity_enable = Output(Bool()) 512 // Labeled XiangShan 513 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 514 // Load violation predictor 515 val lvpred_disable = Output(Bool()) 516 val no_spec_load = Output(Bool()) 517 val storeset_wait_store = Output(Bool()) 518 val storeset_no_fast_wakeup = Output(Bool()) 519 val lvpred_timeout = Output(UInt(5.W)) 520 // Branch predictor 521 val bp_ctrl = Output(new BPUCtrl) 522 // Memory Block 523 val sbuffer_threshold = Output(UInt(4.W)) 524 val ldld_vio_check_enable = Output(Bool()) 525 val soft_prefetch_enable = Output(Bool()) 526 val cache_error_enable = Output(Bool()) 527 val uncache_write_outstanding_enable = Output(Bool()) 528 // Rename 529 val fusion_enable = Output(Bool()) 530 val wfi_enable = Output(Bool()) 531 // Decode 532 val svinval_enable = Output(Bool()) 533 534 // distribute csr write signal 535 val distribute_csr = new DistributedCSRIO() 536 537 val singlestep = Output(Bool()) 538 val frontend_trigger = new FrontendTdataDistributeIO() 539 val mem_trigger = new MemTdataDistributeIO() 540 val trigger_enable = Output(Vec(10, Bool())) 541} 542 543class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 544 // CSR has been written by csr inst, copies of csr should be updated 545 val w = ValidIO(new Bundle { 546 val addr = Output(UInt(12.W)) 547 val data = Output(UInt(XLEN.W)) 548 }) 549} 550 551class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 552 // Request csr to be updated 553 // 554 // Note that this request will ONLY update CSR Module it self, 555 // copies of csr will NOT be updated, use it with care! 556 // 557 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 558 val w = ValidIO(new Bundle { 559 val addr = Output(UInt(12.W)) 560 val data = Output(UInt(XLEN.W)) 561 }) 562 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 563 when(valid){ 564 w.bits.addr := addr 565 w.bits.data := data 566 } 567 println("Distributed CSR update req registered for " + src_description) 568 } 569} 570 571class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 572 // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 573 val source = Output(new Bundle() { 574 val tag = Bool() // l1 tag array 575 val data = Bool() // l1 data array 576 val l2 = Bool() 577 }) 578 val opType = Output(new Bundle() { 579 val fetch = Bool() 580 val load = Bool() 581 val store = Bool() 582 val probe = Bool() 583 val release = Bool() 584 val atom = Bool() 585 }) 586 val paddr = Output(UInt(PAddrBits.W)) 587 588 // report error and paddr to beu 589 // bus error unit will receive error info iff ecc_error.valid 590 val report_to_beu = Output(Bool()) 591 592 // there is an valid error 593 // l1 cache error will always be report to CACHE_ERROR csr 594 val valid = Output(Bool()) 595 596 def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 597 val beu_info = Wire(new L1BusErrorUnitInfo) 598 beu_info.ecc_error.valid := report_to_beu 599 beu_info.ecc_error.bits := paddr 600 beu_info 601 } 602} 603 604/* TODO how to trigger on next inst? 6051. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 6062. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 607xret csr to pc + 4/ + 2 6082.5 The problem is to let it commit. This is the real TODO 6093. If it is load and hit before just treat it as regular load exception 610 */ 611 612// This bundle carries trigger hit info along the pipeline 613// Now there are 10 triggers divided into 5 groups of 2 614// These groups are 615// (if if) (store store) (load loid) (if store) (if load) 616 617// Triggers in the same group can chain, meaning that they only 618// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 619// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 620// Timing of 0 means trap at current inst, 1 means trap at next inst 621// Chaining and timing and the validness of a trigger is controlled by csr 622// In two chained triggers, if they have different timing, both won't fire 623//class TriggerCf (implicit p: Parameters) extends XSBundle { 624// val triggerHitVec = Vec(10, Bool()) 625// val triggerTiming = Vec(10, Bool()) 626// val triggerChainVec = Vec(5, Bool()) 627//} 628 629class TriggerCf(implicit p: Parameters) extends XSBundle { 630 // frontend 631 val frontendHit = Vec(4, Bool()) 632// val frontendTiming = Vec(4, Bool()) 633// val frontendHitNext = Vec(4, Bool()) 634 635// val frontendException = Bool() 636 // backend 637 val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 638 val backendHit = Vec(6, Bool()) 639// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 640 641 // Two situations not allowed: 642 // 1. load data comparison 643 // 2. store chaining with store 644 def getHitFrontend = frontendHit.reduce(_ || _) 645 def getHitBackend = backendHit.reduce(_ || _) 646 def hit = getHitFrontend || getHitBackend 647 def clear(): Unit = { 648 frontendHit.foreach(_ := false.B) 649 backendEn.foreach(_ := false.B) 650 backendHit.foreach(_ := false.B) 651 } 652} 653 654// these 3 bundles help distribute trigger control signals from CSR 655// to Frontend, Load and Store. 656class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 657 val t = Valid(new Bundle { 658 val addr = Output(UInt(2.W)) 659 val tdata = new MatchTriggerIO 660 }) 661 } 662 663class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 664 val t = Valid(new Bundle { 665 val addr = Output(UInt(3.W)) 666 val tdata = new MatchTriggerIO 667 }) 668} 669 670class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 671 val matchType = Output(UInt(2.W)) 672 val select = Output(Bool()) 673 val timing = Output(Bool()) 674 val action = Output(Bool()) 675 val chain = Output(Bool()) 676 val tdata2 = Output(UInt(64.W)) 677} 678 679class StallReasonIO(width: Int) extends Bundle { 680 val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 681 val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 682} 683 684// custom l2 - l1 interface 685class L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 686 val sourceId = UInt(log2Up(cfg.nMissEntries).W) // tilelink sourceID -> mshr id 687} 688