xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision fda42022455b6dc3d524b89b9e98d61ae8f381c4)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5e402d94eSWilliam Wangimport bus.simplebus._
60851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
71e3fad10SLinJiawei
85844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
91e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
101e3fad10SLinJiawei  val instrs = Vec(FetchWidth, UInt(32.W))
11e4698824Szoujr  val mask = UInt((FetchWidth*2).W)
121e3fad10SLinJiawei  val pc = UInt(VAddrBits.W) // the pc of first inst in the fetch group
13*fda42022Szhanglinjuan  val pnpc = Vec(FetchWidth, UInt(VAddrBits.W))
141e3fad10SLinJiawei}
151e3fad10SLinJiawei
165844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
175844fcf0SLinJiaweiclass CtrlFlow extends XSBundle {
185844fcf0SLinJiawei  val instr = UInt(32.W)
195844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
20*fda42022Szhanglinjuan  val pnpc = UInt(VAddrBits.W)
215844fcf0SLinJiawei  val exceptionVec = Vec(16, Bool())
225844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
239a2e6b8aSLinJiawei  val isRVC = Bool()
249a2e6b8aSLinJiawei  val isBr = Bool()
255844fcf0SLinJiawei}
265844fcf0SLinJiawei
275844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
285844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
299a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
309a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
319a2e6b8aSLinJiawei  val ldest = UInt(5.W)
329a2e6b8aSLinJiawei  val fuType = FuType()
339a2e6b8aSLinJiawei  val fuOpType = FuOpType()
349a2e6b8aSLinJiawei  val rfWen = Bool()
359a2e6b8aSLinJiawei  val fpWen = Bool()
369a2e6b8aSLinJiawei  val isXSTrap = Bool()
379a2e6b8aSLinJiawei  val noSpecExec = Bool()  // This inst can not be speculated
389a2e6b8aSLinJiawei  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
39db34a189SLinJiawei  val isRVF = Bool()
40db34a189SLinJiawei  val imm = UInt(XLEN.W)
415844fcf0SLinJiawei}
425844fcf0SLinJiawei
435844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
445844fcf0SLinJiawei  val cf = new CtrlFlow
455844fcf0SLinJiawei  val ctrl = new CtrlSignals
469a2e6b8aSLinJiawei  val brMask = UInt(BrqSize.W)
479a2e6b8aSLinJiawei  val brTag = UInt(BrTagWidth.W)
485844fcf0SLinJiawei}
495844fcf0SLinJiawei
505844fcf0SLinJiawei// CfCtrl -> MicroOp at Rename Stage
515844fcf0SLinJiaweiclass MicroOp extends CfCtrl {
525844fcf0SLinJiawei
539a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
549a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
550851457fSLinJiawei  val freelistAllocPtr = new FreeListPtr
565844fcf0SLinJiawei  val roqIdx = UInt(RoqIdxWidth.W)
575844fcf0SLinJiawei}
585844fcf0SLinJiawei
591e3fad10SLinJiaweiclass Redirect extends XSBundle {
60*fda42022Szhanglinjuan  val pc = UInt(VAddrBits.W) // wrongly predicted pc
611e3fad10SLinJiawei  val target = UInt(VAddrBits.W)
625844fcf0SLinJiawei  val brTag = UInt(BrTagWidth.W)
63*fda42022Szhanglinjuan  val _type = UInt(2.W)
64*fda42022Szhanglinjuan  val taken = Bool()
6537fcf7fbSLinJiawei  val isException = Bool()
66c898bc97SWilliam Wang  val roqIdx = UInt(ExtendedRoqIdxWidth.W)
670851457fSLinJiawei  val freelistAllocPtr = new FreeListPtr
685844fcf0SLinJiawei}
695844fcf0SLinJiawei
70*fda42022Szhanglinjuan// class BpuUpdateReq extends XSBundle {
71*fda42022Szhanglinjuan  // val pc = UInt(VAddrBits.W)
72*fda42022Szhanglinjuan  // val isMissPred = Bool()
73*fda42022Szhanglinjuan  // val _type = UInt(2.W)
74*fda42022Szhanglinjuan  // val actualTarget = UInt(VAddrBits.W)
75*fda42022Szhanglinjuan  // val actualTaken = Bool()
76*fda42022Szhanglinjuan  // val redirect = new Redirect
77*fda42022Szhanglinjuan  // TODO:
78*fda42022Szhanglinjuan  // val isRVC = Bool()
79*fda42022Szhanglinjuan//}
80*fda42022Szhanglinjuan
815844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
825844fcf0SLinJiawei  val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp))
835844fcf0SLinJiawei  val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp))
845844fcf0SLinJiawei  val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp))
855844fcf0SLinJiawei}
865844fcf0SLinJiawei
87e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
8872235fa4SWilliam Wang  val isMMIO = Bool()
89e402d94eSWilliam Wang}
905844fcf0SLinJiawei
915844fcf0SLinJiaweiclass ExuInput extends XSBundle {
925844fcf0SLinJiawei  val uop = new MicroOp
935844fcf0SLinJiawei  val src1, src2, src3 = UInt(XLEN.W)
945844fcf0SLinJiawei}
955844fcf0SLinJiawei
965844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
975844fcf0SLinJiawei  val uop = new MicroOp
985844fcf0SLinJiawei  val data = UInt(XLEN.W)
99cc4cad5eSZhangZifei  val redirect = Valid(new Redirect)
100e402d94eSWilliam Wang  val debug = new DebugBundle
1015844fcf0SLinJiawei}
1025844fcf0SLinJiawei
1035844fcf0SLinJiaweiclass ExuIO extends XSBundle {
1045844fcf0SLinJiawei  val in = Flipped(DecoupledIO(new ExuInput))
105c3174e61SZhangZifei  val redirect = Flipped(ValidIO(new Redirect))
1065844fcf0SLinJiawei  val out = DecoupledIO(new ExuOutput)
107e402d94eSWilliam Wang
108e402d94eSWilliam Wang  // for Lsu
109e402d94eSWilliam Wang  val dmem = new SimpleBusUC
1104e1a70f6SWilliam Wang  val scommit = Input(UInt(3.W))
1115844fcf0SLinJiawei}
1125844fcf0SLinJiawei
1135844fcf0SLinJiaweiclass RoqCommit extends XSBundle {
1145844fcf0SLinJiawei  val uop = new MicroOp
115296e7422SLinJiawei  val isWalk = Bool()
1165844fcf0SLinJiawei}
1175844fcf0SLinJiawei
1185844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
1195844fcf0SLinJiawei  // to backend end
1205844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
1215844fcf0SLinJiawei  // from backend
1225844fcf0SLinJiawei  val redirect = Flipped(ValidIO(new Redirect))
1235844fcf0SLinJiawei  val commits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit))) // update branch pred
1241e3fad10SLinJiawei}
125