xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision ec776fa07209215517b17fd7f377e7c2f406eb28)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5e402d94eSWilliam Wangimport bus.simplebus._
6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr
70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
866b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
91e3fad10SLinJiawei
105844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
111e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
1228958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
1328958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
1442696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
1542696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
1628958354Szhanglinjuan  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
17a428082bSLinJiawei  val brInfo = Vec(PredictWidth, new BranchInfo)
18a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
191e3fad10SLinJiawei}
201e3fad10SLinJiawei
21627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
223803411bSzhanglinjuan  val valid = Bool()
2335fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
24627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
253803411bSzhanglinjuan}
263803411bSzhanglinjuan
27627c0a19Szhanglinjuanobject ValidUndirectioned {
28627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
29627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
303803411bSzhanglinjuan  }
313803411bSzhanglinjuan}
323803411bSzhanglinjuan
331e7d14a8Szhanglinjuanclass TageMeta extends XSBundle {
3458c523f4SLingrui98  def TageNTables = 6
35627c0a19Szhanglinjuan  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
361e7d14a8Szhanglinjuan  val altDiffers = Bool()
371e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
381e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
39627c0a19Szhanglinjuan  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
401e7d14a8Szhanglinjuan}
411e7d14a8Szhanglinjuan
4266b0d0c3Szhanglinjuanclass BranchPrediction extends XSBundle {
4366b0d0c3Szhanglinjuan  val redirect = Bool()
44e3aeae54SLingrui98  val taken = Bool()
4566b0d0c3Szhanglinjuan  val jmpIdx = UInt(log2Up(PredictWidth).W)
46e3aeae54SLingrui98  val hasNotTakenBrs = Bool()
4766b0d0c3Szhanglinjuan  val target = UInt(VAddrBits.W)
4866b0d0c3Szhanglinjuan  val saveHalfRVI = Bool()
4966b0d0c3Szhanglinjuan}
5066b0d0c3Szhanglinjuan
5166b0d0c3Szhanglinjuanclass BranchInfo extends XSBundle {
5253bf6077SLingrui98  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
53e3aeae54SLingrui98  val ubtbHits = Bool()
5453bf6077SLingrui98  val btbWriteWay = UInt(log2Up(BtbWays).W)
55035fad39SGouLingrui  val btbHitJal = Bool()
56e3aeae54SLingrui98  val bimCtr = UInt(2.W)
5766b0d0c3Szhanglinjuan  val histPtr = UInt(log2Up(ExtHistoryLength).W)
58f226232fSzhanglinjuan  val tageMeta = new TageMeta
5966b0d0c3Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
6066b0d0c3Szhanglinjuan  val rasTopCtr = UInt(8.W)
61f226232fSzhanglinjuan
62*ec776fa0SLingrui98  val debug_ubtb_cycle = UInt(64.W)
63*ec776fa0SLingrui98  val debug_btb_cycle = UInt(64.W)
64*ec776fa0SLingrui98  val debug_tage_cycle = UInt(64.W)
65*ec776fa0SLingrui98
66f226232fSzhanglinjuan  def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
67f226232fSzhanglinjuan    this.histPtr := histPtr
68f226232fSzhanglinjuan    this.tageMeta := tageMeta
69f226232fSzhanglinjuan    this.rasSp := rasSp
7080d2974bSLingrui98    this.rasTopCtr := rasTopCtr
71f226232fSzhanglinjuan    this.asUInt
72f226232fSzhanglinjuan  }
73f226232fSzhanglinjuan  def size = 0.U.asTypeOf(this).getWidth
74f226232fSzhanglinjuan  def fromUInt(x: UInt) = x.asTypeOf(this)
7566b0d0c3Szhanglinjuan}
7666b0d0c3Szhanglinjuan
776fb61704Szhanglinjuanclass Predecode extends XSBundle {
78e9199ec7Szhanglinjuan  val isFetchpcEqualFirstpc = Bool()
792f931f37Szhanglinjuan  val mask = UInt((FetchWidth*2).W)
8066b0d0c3Szhanglinjuan  val pd = Vec(FetchWidth*2, (new PreDecodeInfo))
816fb61704Szhanglinjuan}
826fb61704Szhanglinjuan
83b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle {
84f226232fSzhanglinjuan  // from backend
8569cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
86608ba82cSzhanglinjuan  val pnpc = UInt(VAddrBits.W)
8769cafcc9SLingrui98  val target = UInt(VAddrBits.W)
88b2e6921eSLinJiawei  val brTarget = UInt(VAddrBits.W)
89b2e6921eSLinJiawei  val taken = Bool()
90b2e6921eSLinJiawei  val fetchIdx = UInt(log2Up(FetchWidth*2).W)
91b2e6921eSLinJiawei  val isMisPred = Bool()
92f226232fSzhanglinjuan
93f226232fSzhanglinjuan  // frontend -> backend -> frontend
94f226232fSzhanglinjuan  val pd = new PreDecodeInfo
95f226232fSzhanglinjuan  val brInfo = new BranchInfo
96b2e6921eSLinJiawei}
97b2e6921eSLinJiawei
985844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
995844fcf0SLinJiaweiclass CtrlFlow extends XSBundle {
1005844fcf0SLinJiawei  val instr = UInt(32.W)
1015844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
1025844fcf0SLinJiawei  val exceptionVec = Vec(16, Bool())
1035844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
104b2e6921eSLinJiawei  val brUpdate = new BranchUpdateInfo
105c84054caSLinJiawei  val crossPageIPFFix = Bool()
1065844fcf0SLinJiawei}
1075844fcf0SLinJiawei
1085844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1095844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
1109a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
1119a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
1129a2e6b8aSLinJiawei  val ldest = UInt(5.W)
1139a2e6b8aSLinJiawei  val fuType = FuType()
1149a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1159a2e6b8aSLinJiawei  val rfWen = Bool()
1169a2e6b8aSLinJiawei  val fpWen = Bool()
1179a2e6b8aSLinJiawei  val isXSTrap = Bool()
1189a2e6b8aSLinJiawei  val noSpecExec = Bool()  // This inst can not be speculated
1199a2e6b8aSLinJiawei  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
120db34a189SLinJiawei  val isRVF = Bool()
121db34a189SLinJiawei  val imm = UInt(XLEN.W)
1225844fcf0SLinJiawei}
1235844fcf0SLinJiawei
1245844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
1255844fcf0SLinJiawei  val cf = new CtrlFlow
1265844fcf0SLinJiawei  val ctrl = new CtrlSignals
127bfa4b2b4SLinJiawei  val brTag = new BrqPtr
1285844fcf0SLinJiawei}
1295844fcf0SLinJiawei
130b2e6921eSLinJiaweitrait HasRoqIdx { this: HasXSParameter =>
131b2e6921eSLinJiawei  val roqIdx = UInt(RoqIdxWidth.W)
132691af0f8SLinJiawei  def needFlush(redirect: Valid[Redirect]): Bool = {
133b2e6921eSLinJiawei    redirect.valid && Mux(
134b2e6921eSLinJiawei      this.roqIdx.head(1) === redirect.bits.roqIdx.head(1),
135b2e6921eSLinJiawei      this.roqIdx.tail(1) > redirect.bits.roqIdx.tail(1),
136b2e6921eSLinJiawei      this.roqIdx.tail(1) < redirect.bits.roqIdx.tail(1)
137b2e6921eSLinJiawei    )
138b2e6921eSLinJiawei  }
139b2e6921eSLinJiawei}
1405844fcf0SLinJiawei
141b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
142b2e6921eSLinJiaweiclass MicroOp extends CfCtrl with HasRoqIdx {
1439a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
1449a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
1455844fcf0SLinJiawei}
1465844fcf0SLinJiawei
147b2e6921eSLinJiaweiclass Redirect extends XSBundle with HasRoqIdx {
14837fcf7fbSLinJiawei  val isException = Bool()
149b2e6921eSLinJiawei  val isMisPred = Bool()
150b2e6921eSLinJiawei  val isReplay = Bool()
151b2e6921eSLinJiawei  val pc = UInt(VAddrBits.W)
152b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
153b2e6921eSLinJiawei  val brTag = new BrqPtr
154a25b1bceSLinJiawei}
155a25b1bceSLinJiawei
1565844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
1575844fcf0SLinJiawei  val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp))
1585844fcf0SLinJiawei  val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp))
1595844fcf0SLinJiawei  val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp))
1605844fcf0SLinJiawei}
1615844fcf0SLinJiawei
162e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
16372235fa4SWilliam Wang  val isMMIO = Bool()
164e402d94eSWilliam Wang}
1655844fcf0SLinJiawei
1665844fcf0SLinJiaweiclass ExuInput extends XSBundle {
1675844fcf0SLinJiawei  val uop = new MicroOp
1685844fcf0SLinJiawei  val src1, src2, src3 = UInt(XLEN.W)
1695844fcf0SLinJiawei}
1705844fcf0SLinJiawei
1715844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
1725844fcf0SLinJiawei  val uop = new MicroOp
1735844fcf0SLinJiawei  val data = UInt(XLEN.W)
17497cfa7f8SLinJiawei  val redirectValid = Bool()
17597cfa7f8SLinJiawei  val redirect = new Redirect
176b2e6921eSLinJiawei  val brUpdate = new BranchUpdateInfo
177e402d94eSWilliam Wang  val debug = new DebugBundle
1785844fcf0SLinJiawei}
1795844fcf0SLinJiawei
1805844fcf0SLinJiaweiclass ExuIO extends XSBundle {
1815844fcf0SLinJiawei  val in = Flipped(DecoupledIO(new ExuInput))
182c3174e61SZhangZifei  val redirect = Flipped(ValidIO(new Redirect))
1835844fcf0SLinJiawei  val out = DecoupledIO(new ExuOutput)
184bf9968b2SYinan Xu  // for csr
185bf9968b2SYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
186e402d94eSWilliam Wang  // for Lsu
187e402d94eSWilliam Wang  val dmem = new SimpleBusUC
1884e1a70f6SWilliam Wang  val scommit = Input(UInt(3.W))
1895844fcf0SLinJiawei}
1905844fcf0SLinJiawei
1915844fcf0SLinJiaweiclass RoqCommit extends XSBundle {
1925844fcf0SLinJiawei  val uop = new MicroOp
193296e7422SLinJiawei  val isWalk = Bool()
1945844fcf0SLinJiawei}
1955844fcf0SLinJiawei
1965844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
1975844fcf0SLinJiawei  // to backend end
1985844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
1995844fcf0SLinJiawei  // from backend
200b2e6921eSLinJiawei  val redirect = Flipped(ValidIO(new Redirect))
201b2e6921eSLinJiawei  val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
202b2e6921eSLinJiawei  val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
2031e3fad10SLinJiawei}
204