1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 193b739f49SXuan Huimport chipsalliance.rocketchip.config.Parameters 201e3fad10SLinJiaweiimport chisel3._ 213b739f49SXuan Huimport chisel3.util.BitPat.bitPatToUInt 225844fcf0SLinJiaweiimport chisel3.util._ 233b739f49SXuan Huimport utility._ 243b739f49SXuan Huimport utils._ 25730cfbc0SXuan Huimport xiangshan.backend.ctrlblock.CtrlToFtqIO 26de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 27730cfbc0SXuan Huimport xiangshan.backend.fu.FuType 283b739f49SXuan Huimport xiangshan.backend.rob.RobPtr 293b739f49SXuan Huimport xiangshan.frontend._ 305c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 31730cfbc0SXuan Huimport xiangshan.backend.Bundles.DynInst 321e3fad10SLinJiawei 33627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 343803411bSzhanglinjuan val valid = Bool() 3535fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 36fe211d16SLinJiawei 373803411bSzhanglinjuan} 383803411bSzhanglinjuan 39627c0a19Szhanglinjuanobject ValidUndirectioned { 40627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 41627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 423803411bSzhanglinjuan } 433803411bSzhanglinjuan} 443803411bSzhanglinjuan 451b7adedcSWilliam Wangobject RSFeedbackType { 46cee61068Sfdy val tlbMiss = 0.U(4.W) 47cee61068Sfdy val mshrFull = 1.U(4.W) 48cee61068Sfdy val dataInvalid = 2.U(4.W) 49cee61068Sfdy val bankConflict = 3.U(4.W) 50cee61068Sfdy val ldVioCheckRedo = 4.U(4.W) 51cee61068Sfdy val feedbackInvalid = 7.U(4.W) 52cee61068Sfdy val issueSuccess = 8.U(4.W) 53*ea0f92d8Sczw val rfArbitFail = 9.U(4.W) 54*ea0f92d8Sczw val fuIdle = 10.U(4.W) 55*ea0f92d8Sczw val fuBusy = 11.U(4.W) 56eb163ef0SHaojin Tang 57cee61068Sfdy def apply() = UInt(4.W) 5861d88ec2SXuan Hu 5961d88ec2SXuan Hu def isStageSuccess(feedbackType: UInt) = { 60cee61068Sfdy feedbackType === issueSuccess 6161d88ec2SXuan Hu } 62965c972cSXuan Hu 63965c972cSXuan Hu def isBlocked(feedbackType: UInt) = { 64*ea0f92d8Sczw feedbackType === rfArbitFail || feedbackType === fuBusy || feedbackType === feedbackInvalid 65965c972cSXuan Hu } 661b7adedcSWilliam Wang} 671b7adedcSWilliam Wang 682225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 69097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 70097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 71097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 7251b2a476Szoujr} 7351b2a476Szoujr 742225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 75f226232fSzhanglinjuan // from backend 7669cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 77f226232fSzhanglinjuan // frontend -> backend -> frontend 78f226232fSzhanglinjuan val pd = new PreDecodeInfo 798a5e9243SLinJiawei val rasSp = UInt(log2Up(RasSize).W) 802e947747SLinJiawei val rasEntry = new RASEntry 81c2ad24ebSLingrui98 // val hist = new ShiftingGlobalHistory 82dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 8367402d75SLingrui98 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 8467402d75SLingrui98 val lastBrNumOH = UInt((numBr+1).W) 85b37e4b45SLingrui98 val ghr = UInt(UbtbGHRLength.W) 86c2ad24ebSLingrui98 val histPtr = new CGHPtr 87e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 88fe3a74fcSYinan Xu // need pipeline update 898a597714Szoujr val br_hit = Bool() 902e947747SLinJiawei val predTaken = Bool() 91b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 929a2e6b8aSLinJiawei val taken = Bool() 93b2e6921eSLinJiawei val isMisPred = Bool() 94d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 95d0527adfSzoujr val addIntoHist = Bool() 9614a6653fSLingrui98 9714a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 98c2ad24ebSLingrui98 // this.hist := entry.ghist 99dd6c0695SLingrui98 this.folded_hist := entry.folded_hist 10067402d75SLingrui98 this.lastBrNumOH := entry.lastBrNumOH 10167402d75SLingrui98 this.afhob := entry.afhob 102c2ad24ebSLingrui98 this.histPtr := entry.histPtr 10314a6653fSLingrui98 this.rasSp := entry.rasSp 104c2d1ec7dSLingrui98 this.rasEntry := entry.rasTop 10514a6653fSLingrui98 this 10614a6653fSLingrui98 } 107b2e6921eSLinJiawei} 108b2e6921eSLinJiawei 1095844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 110de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1115844fcf0SLinJiawei val instr = UInt(32.W) 1125844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 113de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 114baf8def6SYinan Xu val exceptionVec = ExceptionVec() 11572951335SLi Qianruo val trigger = new TriggerCf 116faf3cfa9SLinJiawei val pd = new PreDecodeInfo 117cde9280dSLinJiawei val pred_taken = Bool() 118c84054caSLinJiawei val crossPageIPFFix = Bool() 119de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 120980c1bc3SWilliam Wang val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 121d1fe0262SWilliam Wang // Load wait is needed 122d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 123d1fe0262SWilliam Wang val loadWaitBit = Bool() 124d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 125d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 126d1fe0262SWilliam Wang val loadWaitStrict = Bool() 127de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 128884dbb3bSLinJiawei val ftqPtr = new FtqPtr 129884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1305844fcf0SLinJiawei} 1315844fcf0SLinJiawei 13272951335SLi Qianruo 1332225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1342ce29ed6SLinJiawei val isAddSub = Bool() // swap23 135dc597826SJiawei Lin val typeTagIn = UInt(1.W) 136dc597826SJiawei Lin val typeTagOut = UInt(1.W) 1372ce29ed6SLinJiawei val fromInt = Bool() 1382ce29ed6SLinJiawei val wflags = Bool() 1392ce29ed6SLinJiawei val fpWen = Bool() 1402ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1412ce29ed6SLinJiawei val div = Bool() 1422ce29ed6SLinJiawei val sqrt = Bool() 1432ce29ed6SLinJiawei val fcvt = Bool() 1442ce29ed6SLinJiawei val typ = UInt(2.W) 1452ce29ed6SLinJiawei val fmt = UInt(2.W) 1462ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 147e6c6b64fSLinJiawei val rm = UInt(3.W) 148579b9f28SLinJiawei} 149579b9f28SLinJiawei 1505844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1512225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 1528744445eSMaxpicca-Li val debug_globalID = UInt(XLEN.W) 153a7a8a6ccSHaojin Tang val srcType = Vec(4, SrcType()) 154a7a8a6ccSHaojin Tang val lsrc = Vec(4, UInt(6.W)) 155a7a8a6ccSHaojin Tang val ldest = UInt(6.W) 1569a2e6b8aSLinJiawei val fuType = FuType() 1579a2e6b8aSLinJiawei val fuOpType = FuOpType() 1589a2e6b8aSLinJiawei val rfWen = Bool() 1599a2e6b8aSLinJiawei val fpWen = Bool() 160deb6421eSHaojin Tang val vecWen = Bool() 1619a2e6b8aSLinJiawei val isXSTrap = Bool() 1622d366136SLinJiawei val noSpecExec = Bool() // wait forward 1632d366136SLinJiawei val blockBackward = Bool() // block backward 16445a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 165c2a8ae00SYikeZhou val selImm = SelImm() 166b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 167a3edac52SYinan Xu val commitType = CommitType() 168579b9f28SLinJiawei val fpu = new FPUCtrlSignals 1694aa9ed34Sfdy val uopIdx = UInt(5.W) 1704aa9ed34Sfdy val vconfig = UInt(16.W) 171aac4464eSYinan Xu val isMove = Bool() 172d4aca96cSlqre val singleStep = Bool() 173c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 174c88c3a2aSYinan Xu // then replay from this inst itself 175c88c3a2aSYinan Xu val replayInst = Bool() 176be25371aSYikeZhou 17757a10886SXuan Hu private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 1786e7c9679Shuxuan0307 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 17988825c5cSYinan Xu 18088825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 18157a10886SXuan Hu val decoder: Seq[UInt] = ListLookup( 18257a10886SXuan Hu inst, XDecode.decodeDefault.map(bitPatToUInt), 18357a10886SXuan Hu table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray 18457a10886SXuan Hu ) 18588825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 1864d24c305SYikeZhou commitType := DontCare 187be25371aSYikeZhou this 188be25371aSYikeZhou } 18988825c5cSYinan Xu 19088825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 19188825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 19288825c5cSYinan Xu this 19388825c5cSYinan Xu } 194b6900d94SYinan Xu 1953b739f49SXuan Hu def isWFI: Bool = fuType === FuType.csr.U && fuOpType === CSROpType.wfi 196f025d715SYinan Xu def isSoftPrefetch: Bool = { 1973b739f49SXuan Hu fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 198f025d715SYinan Xu } 1995844fcf0SLinJiawei} 2005844fcf0SLinJiawei 2012225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 2025844fcf0SLinJiawei val cf = new CtrlFlow 2035844fcf0SLinJiawei val ctrl = new CtrlSignals 2045844fcf0SLinJiawei} 2055844fcf0SLinJiawei 2062225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 2078b8e745dSYikeZhou val eliminatedMove = Bool() 2088744445eSMaxpicca-Li // val fetchTime = UInt(XLEN.W) 209ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 210ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 211ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 212ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 213ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 214ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 2158744445eSMaxpicca-Li // val commitTime = UInt(XLEN.W) 2168744445eSMaxpicca-Li val runahead_checkpoint_id = UInt(XLEN.W) 2178744445eSMaxpicca-Li val tlbFirstReqTime = UInt(XLEN.W) 2188744445eSMaxpicca-Li val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 219ba4100caSYinan Xu} 220ba4100caSYinan Xu 22148d1472eSWilliam Wang// Separate LSQ 2222225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 223915c0dd4SYinan Xu val lqIdx = new LqPtr 2245c1ae31bSYinan Xu val sqIdx = new SqPtr 22524726fbfSWilliam Wang} 22624726fbfSWilliam Wang 227b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2282225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 229a7a8a6ccSHaojin Tang val srcState = Vec(4, SrcState()) 230a7a8a6ccSHaojin Tang val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 23120e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 23220e31bd1SYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 2339aca92b9SYinan Xu val robIdx = new RobPtr 234fe6452fcSYinan Xu val lqIdx = new LqPtr 235fe6452fcSYinan Xu val sqIdx = new SqPtr 2368b8e745dSYikeZhou val eliminatedMove = Bool() 2377cef916fSYinan Xu val debugInfo = new PerfDebugInfo 2389d4e1137SYinan Xu def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 239bcce877bSYinan Xu val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 240bcce877bSYinan Xu val readReg = if (isFp) { 241bcce877bSYinan Xu ctrl.srcType(index) === SrcType.fp 242bcce877bSYinan Xu } else { 243bcce877bSYinan Xu ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 244a338f247SYinan Xu } 245bcce877bSYinan Xu readReg && stateReady 246a338f247SYinan Xu } 2475c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 248c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2495c7674feSYinan Xu } 2506ab6918fSYinan Xu def clearExceptions( 2516ab6918fSYinan Xu exceptionBits: Seq[Int] = Seq(), 2526ab6918fSYinan Xu flushPipe: Boolean = false, 2536ab6918fSYinan Xu replayInst: Boolean = false 2546ab6918fSYinan Xu ): MicroOp = { 2556ab6918fSYinan Xu cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 2566ab6918fSYinan Xu if (!flushPipe) { ctrl.flushPipe := false.B } 2576ab6918fSYinan Xu if (!replayInst) { ctrl.replayInst := false.B } 258c88c3a2aSYinan Xu this 259c88c3a2aSYinan Xu } 2605844fcf0SLinJiawei} 2615844fcf0SLinJiawei 2622225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 2639aca92b9SYinan Xu val robIdx = new RobPtr 26436d7aed5SLinJiawei val ftqIdx = new FtqPtr 26536d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 266bfb958a3SYinan Xu val level = RedirectLevel() 267bfb958a3SYinan Xu val interrupt = Bool() 268c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 269bfb958a3SYinan Xu 270de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 271de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 272fe211d16SLinJiawei 27320edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 27420edb3f7SWilliam Wang 275bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 276a25b1bceSLinJiawei} 277a25b1bceSLinJiawei 2782b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 27960deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 28060deaca2SLinJiawei val isInt = Bool() 28160deaca2SLinJiawei val isFp = Bool() 28260deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 2835844fcf0SLinJiawei} 2845844fcf0SLinJiawei 2852225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 28672235fa4SWilliam Wang val isMMIO = Bool() 2878635f18fSwangkaifan val isPerfCnt = Bool() 2888b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 28972951335SLi Qianruo val vaddr = UInt(VAddrBits.W) 2908744445eSMaxpicca-Li /* add L/S inst info in EXU */ 2918744445eSMaxpicca-Li // val L1toL2TlbLatency = UInt(XLEN.W) 2928744445eSMaxpicca-Li // val levelTlbHit = UInt(2.W) 293e402d94eSWilliam Wang} 2945844fcf0SLinJiawei 2952225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 29635bfeecbSYinan Xu val mtip = Input(Bool()) 29735bfeecbSYinan Xu val msip = Input(Bool()) 29835bfeecbSYinan Xu val meip = Input(Bool()) 299b3d79b37SYinan Xu val seip = Input(Bool()) 300d4aca96cSlqre val debug = Input(Bool()) 3015844fcf0SLinJiawei} 3025844fcf0SLinJiawei 3032225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 3043b739f49SXuan Hu val exception = Flipped(ValidIO(new DynInst)) 3053fa7b737SYinan Xu val isInterrupt = Input(Bool()) 30635bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 30735bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 30835bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 30935bfeecbSYinan Xu val interrupt = Output(Bool()) 31035bfeecbSYinan Xu} 31135bfeecbSYinan Xu 3129aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle { 313a7a8a6ccSHaojin Tang val ldest = UInt(6.W) 314fe6452fcSYinan Xu val rfWen = Bool() 315fe6452fcSYinan Xu val fpWen = Bool() 316deb6421eSHaojin Tang val vecWen = Bool() 317a1fd7de4SLinJiawei val wflags = Bool() 318fe6452fcSYinan Xu val commitType = CommitType() 319fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 320fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 321884dbb3bSLinJiawei val ftqIdx = new FtqPtr 322884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 323ccfddc82SHaojin Tang val isMove = Bool() 3245844fcf0SLinJiawei 3259ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3269ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 3274aa9ed34Sfdy 3284aa9ed34Sfdy val uopIdx = UInt(5.W) 3293b739f49SXuan Hu// val vconfig = UInt(16.W) 330fe6452fcSYinan Xu} 3315844fcf0SLinJiawei 3329aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 333ccfddc82SHaojin Tang val isCommit = Bool() 334ccfddc82SHaojin Tang val commitValid = Vec(CommitWidth, Bool()) 3356474c47fSYinan Xu 336ccfddc82SHaojin Tang val isWalk = Bool() 337c51eab43SYinan Xu // valid bits optimized for walk 338ccfddc82SHaojin Tang val walkValid = Vec(CommitWidth, Bool()) 3396474c47fSYinan Xu 340ccfddc82SHaojin Tang val info = Vec(CommitWidth, new RobCommitInfo) 34121e7a6c5SYinan Xu 3426474c47fSYinan Xu def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 3436474c47fSYinan Xu def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 3445844fcf0SLinJiawei} 3455844fcf0SLinJiawei 3461b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 347730cfbc0SXuan Hu val rsIdx = UInt(log2Up(IQSizeMax).W) 348037a131fSWilliam Wang val hit = Bool() 34962f57a35SLemover val flushState = Bool() 3501b7adedcSWilliam Wang val sourceType = RSFeedbackType() 351c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 352037a131fSWilliam Wang} 353037a131fSWilliam Wang 354d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 355d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 356d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 357d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 358d87b76aaSWilliam Wang val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 359d87b76aaSWilliam Wang} 360d87b76aaSWilliam Wang 361f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 3625844fcf0SLinJiawei // to backend end 3635844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 364f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 3655844fcf0SLinJiawei // from backend 366f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 3671e3fad10SLinJiawei} 368fcff7e94SZhangZifei 369f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle { 37045f497a4Shappy-lx val mode = UInt(4.W) 37145f497a4Shappy-lx val asid = UInt(16.W) 37245f497a4Shappy-lx val ppn = UInt(44.W) 37345f497a4Shappy-lx} 37445f497a4Shappy-lx 375f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 37645f497a4Shappy-lx val changed = Bool() 37745f497a4Shappy-lx 37845f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 37945f497a4Shappy-lx require(satp_value.getWidth == XLEN) 38045f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 38145f497a4Shappy-lx mode := sa.mode 38245f497a4Shappy-lx asid := sa.asid 383f1fe8698SLemover ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 38445f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 38545f497a4Shappy-lx } 386fcff7e94SZhangZifei} 387f1fe8698SLemover 388f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 389f1fe8698SLemover val satp = new TlbSatpBundle() 390fcff7e94SZhangZifei val priv = new Bundle { 391fcff7e94SZhangZifei val mxr = Bool() 392fcff7e94SZhangZifei val sum = Bool() 393fcff7e94SZhangZifei val imode = UInt(2.W) 394fcff7e94SZhangZifei val dmode = UInt(2.W) 395fcff7e94SZhangZifei } 3968fc4e859SZhangZifei 3978fc4e859SZhangZifei override def toPrintable: Printable = { 3988fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 3998fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4008fc4e859SZhangZifei } 401fcff7e94SZhangZifei} 402fcff7e94SZhangZifei 4032225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 404fcff7e94SZhangZifei val valid = Bool() 405fcff7e94SZhangZifei val bits = new Bundle { 406fcff7e94SZhangZifei val rs1 = Bool() 407fcff7e94SZhangZifei val rs2 = Bool() 408fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 40945f497a4Shappy-lx val asid = UInt(AsidLength.W) 410f1fe8698SLemover val flushPipe = Bool() 411fcff7e94SZhangZifei } 4128fc4e859SZhangZifei 4138fc4e859SZhangZifei override def toPrintable: Printable = { 414f1fe8698SLemover p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 4158fc4e859SZhangZifei } 416fcff7e94SZhangZifei} 417a165bd69Swangkaifan 418de169c67SWilliam Wang// Bundle for load violation predictor updating 419de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 4202b8b2e7aSWilliam Wang val valid = Bool() 421de169c67SWilliam Wang 422de169c67SWilliam Wang // wait table update 423de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 4242b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 425de169c67SWilliam Wang 426de169c67SWilliam Wang // store set update 427de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 428de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 429de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 4302b8b2e7aSWilliam Wang} 4312b8b2e7aSWilliam Wang 4322225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 4332b8b2e7aSWilliam Wang // Prefetcher 434ecccf78fSJay val l1I_pf_enable = Output(Bool()) 4352b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 43685de5caeSLinJiawei val l1D_pf_enable = Output(Bool()) 43785de5caeSLinJiawei val l1D_pf_train_on_hit = Output(Bool()) 43885de5caeSLinJiawei val l1D_pf_enable_agt = Output(Bool()) 43985de5caeSLinJiawei val l1D_pf_enable_pht = Output(Bool()) 4405d13017eSLinJiawei val l1D_pf_active_threshold = Output(UInt(4.W)) 4415d13017eSLinJiawei val l1D_pf_active_stride = Output(UInt(6.W)) 442edbf1204SLinJiawei val l1D_pf_enable_stride = Output(Bool()) 443f1d78cf7SLinJiawei val l2_pf_store_only = Output(Bool()) 444ecccf78fSJay // ICache 445ecccf78fSJay val icache_parity_enable = Output(Bool()) 446f3f22d72SYinan Xu // Labeled XiangShan 4472b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 448f3f22d72SYinan Xu // Load violation predictor 4492b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 4502b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 451c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 452c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 453c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 454f3f22d72SYinan Xu // Branch predictor 4552b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 456f3f22d72SYinan Xu // Memory Block 457f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 458d10a581eSWilliam Wang val ldld_vio_check_enable = Output(Bool()) 459d10a581eSWilliam Wang val soft_prefetch_enable = Output(Bool()) 460a4e57ea3SLi Qianruo val cache_error_enable = Output(Bool()) 46137225120Ssfencevma val uncache_write_outstanding_enable = Output(Bool()) 462aac4464eSYinan Xu // Rename 4635b47c58cSYinan Xu val fusion_enable = Output(Bool()) 4645b47c58cSYinan Xu val wfi_enable = Output(Bool()) 465af2f7849Shappy-lx // Decode 466af2f7849Shappy-lx val svinval_enable = Output(Bool()) 467af2f7849Shappy-lx 468b6982e83SLemover // distribute csr write signal 469b6982e83SLemover val distribute_csr = new DistributedCSRIO() 47072951335SLi Qianruo 471ddb65c47SLi Qianruo val singlestep = Output(Bool()) 47272951335SLi Qianruo val frontend_trigger = new FrontendTdataDistributeIO() 47372951335SLi Qianruo val mem_trigger = new MemTdataDistributeIO() 47472951335SLi Qianruo val trigger_enable = Output(Vec(10, Bool())) 475b6982e83SLemover} 476b6982e83SLemover 477b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 4781c746d3aScui fliter // CSR has been written by csr inst, copies of csr should be updated 479b6982e83SLemover val w = ValidIO(new Bundle { 480b6982e83SLemover val addr = Output(UInt(12.W)) 481b6982e83SLemover val data = Output(UInt(XLEN.W)) 482b6982e83SLemover }) 4832b8b2e7aSWilliam Wang} 484e19f7967SWilliam Wang 485e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 486e19f7967SWilliam Wang // Request csr to be updated 487e19f7967SWilliam Wang // 488e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 489e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 490e19f7967SWilliam Wang // 491e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 492e19f7967SWilliam Wang val w = ValidIO(new Bundle { 493e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 494e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 495e19f7967SWilliam Wang }) 496e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 497e19f7967SWilliam Wang when(valid){ 498e19f7967SWilliam Wang w.bits.addr := addr 499e19f7967SWilliam Wang w.bits.data := data 500e19f7967SWilliam Wang } 501e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 502e19f7967SWilliam Wang } 503e19f7967SWilliam Wang} 50472951335SLi Qianruo 5050f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 5060f59c834SWilliam Wang // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 5070f59c834SWilliam Wang val source = Output(new Bundle() { 5080f59c834SWilliam Wang val tag = Bool() // l1 tag array 5090f59c834SWilliam Wang val data = Bool() // l1 data array 5100f59c834SWilliam Wang val l2 = Bool() 5110f59c834SWilliam Wang }) 5120f59c834SWilliam Wang val opType = Output(new Bundle() { 5130f59c834SWilliam Wang val fetch = Bool() 5140f59c834SWilliam Wang val load = Bool() 5150f59c834SWilliam Wang val store = Bool() 5160f59c834SWilliam Wang val probe = Bool() 5170f59c834SWilliam Wang val release = Bool() 5180f59c834SWilliam Wang val atom = Bool() 5190f59c834SWilliam Wang }) 5200f59c834SWilliam Wang val paddr = Output(UInt(PAddrBits.W)) 5210f59c834SWilliam Wang 5220f59c834SWilliam Wang // report error and paddr to beu 5230f59c834SWilliam Wang // bus error unit will receive error info iff ecc_error.valid 5240f59c834SWilliam Wang val report_to_beu = Output(Bool()) 5250f59c834SWilliam Wang 5260f59c834SWilliam Wang // there is an valid error 5270f59c834SWilliam Wang // l1 cache error will always be report to CACHE_ERROR csr 5280f59c834SWilliam Wang val valid = Output(Bool()) 5290f59c834SWilliam Wang 5300f59c834SWilliam Wang def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 5310f59c834SWilliam Wang val beu_info = Wire(new L1BusErrorUnitInfo) 5320f59c834SWilliam Wang beu_info.ecc_error.valid := report_to_beu 5330f59c834SWilliam Wang beu_info.ecc_error.bits := paddr 5340f59c834SWilliam Wang beu_info 5350f59c834SWilliam Wang } 5360f59c834SWilliam Wang} 537bc63e578SLi Qianruo 538bc63e578SLi Qianruo/* TODO how to trigger on next inst? 539bc63e578SLi Qianruo1. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 540bc63e578SLi Qianruo2. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 541bc63e578SLi Qianruoxret csr to pc + 4/ + 2 542bc63e578SLi Qianruo2.5 The problem is to let it commit. This is the real TODO 543bc63e578SLi Qianruo3. If it is load and hit before just treat it as regular load exception 544bc63e578SLi Qianruo */ 545bc63e578SLi Qianruo 546bc63e578SLi Qianruo// This bundle carries trigger hit info along the pipeline 547bc63e578SLi Qianruo// Now there are 10 triggers divided into 5 groups of 2 548bc63e578SLi Qianruo// These groups are 549bc63e578SLi Qianruo// (if if) (store store) (load loid) (if store) (if load) 550bc63e578SLi Qianruo 551bc63e578SLi Qianruo// Triggers in the same group can chain, meaning that they only 552bc63e578SLi Qianruo// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 553bc63e578SLi Qianruo// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 554bc63e578SLi Qianruo// Timing of 0 means trap at current inst, 1 means trap at next inst 555bc63e578SLi Qianruo// Chaining and timing and the validness of a trigger is controlled by csr 556bc63e578SLi Qianruo// In two chained triggers, if they have different timing, both won't fire 55784e47f35SLi Qianruo//class TriggerCf (implicit p: Parameters) extends XSBundle { 55884e47f35SLi Qianruo// val triggerHitVec = Vec(10, Bool()) 55984e47f35SLi Qianruo// val triggerTiming = Vec(10, Bool()) 56084e47f35SLi Qianruo// val triggerChainVec = Vec(5, Bool()) 56184e47f35SLi Qianruo//} 56284e47f35SLi Qianruo 56372951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle { 56484e47f35SLi Qianruo // frontend 56584e47f35SLi Qianruo val frontendHit = Vec(4, Bool()) 566ddb65c47SLi Qianruo// val frontendTiming = Vec(4, Bool()) 567ddb65c47SLi Qianruo// val frontendHitNext = Vec(4, Bool()) 56884e47f35SLi Qianruo 569ddb65c47SLi Qianruo// val frontendException = Bool() 57084e47f35SLi Qianruo // backend 57184e47f35SLi Qianruo val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 57284e47f35SLi Qianruo val backendHit = Vec(6, Bool()) 573ddb65c47SLi Qianruo// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 57484e47f35SLi Qianruo 57584e47f35SLi Qianruo // Two situations not allowed: 57684e47f35SLi Qianruo // 1. load data comparison 57784e47f35SLi Qianruo // 2. store chaining with store 57884e47f35SLi Qianruo def getHitFrontend = frontendHit.reduce(_ || _) 57984e47f35SLi Qianruo def getHitBackend = backendHit.reduce(_ || _) 580ddb65c47SLi Qianruo def hit = getHitFrontend || getHitBackend 581d7dd1af1SLi Qianruo def clear(): Unit = { 582d7dd1af1SLi Qianruo frontendHit.foreach(_ := false.B) 583d7dd1af1SLi Qianruo backendEn.foreach(_ := false.B) 584d7dd1af1SLi Qianruo backendHit.foreach(_ := false.B) 585d7dd1af1SLi Qianruo } 58672951335SLi Qianruo} 58772951335SLi Qianruo 588bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR 589bc63e578SLi Qianruo// to Frontend, Load and Store. 59072951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 59172951335SLi Qianruo val t = Valid(new Bundle { 59272951335SLi Qianruo val addr = Output(UInt(2.W)) 59372951335SLi Qianruo val tdata = new MatchTriggerIO 59472951335SLi Qianruo }) 59572951335SLi Qianruo } 59672951335SLi Qianruo 59772951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 59872951335SLi Qianruo val t = Valid(new Bundle { 59972951335SLi Qianruo val addr = Output(UInt(3.W)) 60072951335SLi Qianruo val tdata = new MatchTriggerIO 60172951335SLi Qianruo }) 60272951335SLi Qianruo} 60372951335SLi Qianruo 60472951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle { 60572951335SLi Qianruo val matchType = Output(UInt(2.W)) 60672951335SLi Qianruo val select = Output(Bool()) 60772951335SLi Qianruo val timing = Output(Bool()) 60872951335SLi Qianruo val action = Output(Bool()) 60972951335SLi Qianruo val chain = Output(Bool()) 61072951335SLi Qianruo val tdata2 = Output(UInt(64.W)) 61172951335SLi Qianruo} 612