1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3c6d43980SLemover* 4c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 5c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 6c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 7c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 8c6d43980SLemover* 9c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 10c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 11c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 12c6d43980SLemover* 13c6d43980SLemover* See the Mulan PSL v2 for more details. 14c6d43980SLemover***************************************************************************************/ 15c6d43980SLemover 161e3fad10SLinJiaweipackage xiangshan 171e3fad10SLinJiawei 181e3fad10SLinJiaweiimport chisel3._ 195844fcf0SLinJiaweiimport chisel3.util._ 2042707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 21f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO 22de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 235c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 242b8b2e7aSWilliam Wangimport xiangshan.frontend.PreDecodeInfo 253c02c6c7Szoujr// import xiangshan.frontend.HasTageParameter 263c02c6c7Szoujr// import xiangshan.frontend.HasSCParameter 27f06ca0bfSLingrui98import xiangshan.frontend.HasBPUParameter 28f634c609SLingrui98import xiangshan.frontend.GlobalHistory 297447ee13SLingrui98import xiangshan.frontend.RASEntry 302b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 31e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr 32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead 33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO 34ceaf5e1fSLingrui98import utils._ 35b0ae3ac4SLinJiawei 362fbdb79bSLingrui98import scala.math.max 37d471c5aeSLingrui98import Chisel.experimental.chiselName 382225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 391e3fad10SLinJiawei 405844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 41de169c67SWilliam Wangclass FetchPacket(implicit p: Parameters) extends XSBundle { 4228958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 4328958354Szhanglinjuan val mask = UInt(PredictWidth.W) 444ec80874Szoujr val pdmask = UInt(PredictWidth.W) 4542696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 4642696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 47de169c67SWilliam Wang val foldpc = Vec(PredictWidth, UInt(MemPredPCWidth.W)) 48a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 495a67e465Szhanglinjuan val ipf = Bool() 507e6acce3Sjinyue110 val acf = Bool() 515a67e465Szhanglinjuan val crossPageIPFFix = Bool() 52744c623cSLingrui98 val pred_taken = UInt(PredictWidth.W) 53744c623cSLingrui98 val ftqPtr = new FtqPtr 541e3fad10SLinJiawei} 551e3fad10SLinJiawei 56627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 573803411bSzhanglinjuan val valid = Bool() 5835fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 59fe211d16SLinJiawei 60627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 613803411bSzhanglinjuan} 623803411bSzhanglinjuan 63627c0a19Szhanglinjuanobject ValidUndirectioned { 64627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 65627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 663803411bSzhanglinjuan } 673803411bSzhanglinjuan} 683803411bSzhanglinjuan 691b7adedcSWilliam Wangobject RSFeedbackType { 701b7adedcSWilliam Wang val tlbMiss = 0.U(2.W) 711b7adedcSWilliam Wang val mshrFull = 1.U(2.W) 721b7adedcSWilliam Wang val dataInvalid = 2.U(2.W) 731b7adedcSWilliam Wang 741b7adedcSWilliam Wang def apply() = UInt(2.W) 751b7adedcSWilliam Wang} 761b7adedcSWilliam Wang 773c02c6c7Szoujr// class SCMeta(val useSC: Boolean)(implicit p: Parameters) extends XSBundle with HasSCParameter { 783c02c6c7Szoujr// val tageTaken = if (useSC) Bool() else UInt(0.W) 793c02c6c7Szoujr// val scUsed = if (useSC) Bool() else UInt(0.W) 803c02c6c7Szoujr// val scPred = if (useSC) Bool() else UInt(0.W) 813c02c6c7Szoujr// // Suppose ctrbits of all tables are identical 823c02c6c7Szoujr// val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 833c02c6c7Szoujr// } 842fbdb79bSLingrui98 853c02c6c7Szoujr// class TageMeta(implicit p: Parameters) extends XSBundle with HasTageParameter { 863c02c6c7Szoujr// val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 873c02c6c7Szoujr// val altDiffers = Bool() 883c02c6c7Szoujr// val providerU = UInt(2.W) 893c02c6c7Szoujr// val providerCtr = UInt(3.W) 903c02c6c7Szoujr// val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 913c02c6c7Szoujr// val taken = Bool() 923c02c6c7Szoujr// val scMeta = new SCMeta(EnableSC) 933c02c6c7Szoujr// } 941e7d14a8Szhanglinjuan 952225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 96097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 97097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 98097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 9951b2a476Szoujr} 10051b2a476Szoujr 101f06ca0bfSLingrui98// class BpuMeta(implicit p: Parameters) extends XSBundle with HasBPUParameter { 102f06ca0bfSLingrui98// val btbWriteWay = UInt(log2Up(BtbWays).W) 103f06ca0bfSLingrui98// val btbHit = Bool() 104f06ca0bfSLingrui98// val bimCtr = UInt(2.W) 105f06ca0bfSLingrui98// // val tageMeta = new TageMeta 106f06ca0bfSLingrui98// // for global history 107f226232fSzhanglinjuan 108f06ca0bfSLingrui98// val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 109f06ca0bfSLingrui98// val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 110f06ca0bfSLingrui98// val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 111ec776fa0SLingrui98 112f06ca0bfSLingrui98// val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor} 1137d793c5aSzoujr 114f06ca0bfSLingrui98// val ubtbHit = if (BPUDebug) UInt(1.W) else UInt(0.W) 1158f6a1237SSteve Gou 116f06ca0bfSLingrui98// val ubtbAns = new PredictorAnswer 117f06ca0bfSLingrui98// val btbAns = new PredictorAnswer 118f06ca0bfSLingrui98// val tageAns = new PredictorAnswer 119f06ca0bfSLingrui98// val rasAns = new PredictorAnswer 120f06ca0bfSLingrui98// val loopAns = new PredictorAnswer 12151b2a476Szoujr 122f06ca0bfSLingrui98// // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 123f06ca0bfSLingrui98// // this.histPtr := histPtr 124f06ca0bfSLingrui98// // this.tageMeta := tageMeta 125f06ca0bfSLingrui98// // this.rasSp := rasSp 126f06ca0bfSLingrui98// // this.rasTopCtr := rasTopCtr 127f06ca0bfSLingrui98// // this.asUInt 128f06ca0bfSLingrui98// // } 129f06ca0bfSLingrui98// def size = 0.U.asTypeOf(this).getWidth 130f06ca0bfSLingrui98 131f06ca0bfSLingrui98// def fromUInt(x: UInt) = x.asTypeOf(this) 132f634c609SLingrui98// } 1336fb61704Szhanglinjuan 1342225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 135f226232fSzhanglinjuan // from backend 13669cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 137f226232fSzhanglinjuan // frontend -> backend -> frontend 138f226232fSzhanglinjuan val pd = new PreDecodeInfo 1398a5e9243SLinJiawei val rasSp = UInt(log2Up(RasSize).W) 1402e947747SLinJiawei val rasEntry = new RASEntry 1418a5e9243SLinJiawei val hist = new GlobalHistory 142*e690b0d3SLingrui98 val phist = UInt(PathHistoryLength.W) 1438a5e9243SLinJiawei val predHist = new GlobalHistory 144e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 1455df4db2aSLingrui98 val phNewBit = Bool() 146fe3a74fcSYinan Xu // need pipeline update 1478a597714Szoujr val br_hit = Bool() 1482e947747SLinJiawei val predTaken = Bool() 149b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 1509a2e6b8aSLinJiawei val taken = Bool() 151b2e6921eSLinJiawei val isMisPred = Bool() 152b2e6921eSLinJiawei} 153b2e6921eSLinJiawei 1545844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 155de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1565844fcf0SLinJiawei val instr = UInt(32.W) 1575844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 158de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 159baf8def6SYinan Xu val exceptionVec = ExceptionVec() 1605844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 161faf3cfa9SLinJiawei val pd = new PreDecodeInfo 162cde9280dSLinJiawei val pred_taken = Bool() 163c84054caSLinJiawei val crossPageIPFFix = Bool() 164de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 1652b8b2e7aSWilliam Wang val loadWaitBit = Bool() // load inst should not be executed until all former store addr calcuated 166de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 167884dbb3bSLinJiawei val ftqPtr = new FtqPtr 168884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1695844fcf0SLinJiawei} 1705844fcf0SLinJiawei 1712225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1722ce29ed6SLinJiawei val isAddSub = Bool() // swap23 1732ce29ed6SLinJiawei val typeTagIn = UInt(2.W) 1742ce29ed6SLinJiawei val typeTagOut = UInt(2.W) 1752ce29ed6SLinJiawei val fromInt = Bool() 1762ce29ed6SLinJiawei val wflags = Bool() 1772ce29ed6SLinJiawei val fpWen = Bool() 1782ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1792ce29ed6SLinJiawei val div = Bool() 1802ce29ed6SLinJiawei val sqrt = Bool() 1812ce29ed6SLinJiawei val fcvt = Bool() 1822ce29ed6SLinJiawei val typ = UInt(2.W) 1832ce29ed6SLinJiawei val fmt = UInt(2.W) 1842ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 185e6c6b64fSLinJiawei val rm = UInt(3.W) 186579b9f28SLinJiawei} 187579b9f28SLinJiawei 1885844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1892225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 19020e31bd1SYinan Xu val srcType = Vec(3, SrcType()) 19120e31bd1SYinan Xu val lsrc = Vec(3, UInt(5.W)) 1929a2e6b8aSLinJiawei val ldest = UInt(5.W) 1939a2e6b8aSLinJiawei val fuType = FuType() 1949a2e6b8aSLinJiawei val fuOpType = FuOpType() 1959a2e6b8aSLinJiawei val rfWen = Bool() 1969a2e6b8aSLinJiawei val fpWen = Bool() 1979a2e6b8aSLinJiawei val isXSTrap = Bool() 1982d366136SLinJiawei val noSpecExec = Bool() // wait forward 1992d366136SLinJiawei val blockBackward = Bool() // block backward 20045a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 201db34a189SLinJiawei val isRVF = Bool() 202c2a8ae00SYikeZhou val selImm = SelImm() 203b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 204a3edac52SYinan Xu val commitType = CommitType() 205579b9f28SLinJiawei val fpu = new FPUCtrlSignals 206aac4464eSYinan Xu val isMove = Bool() 207be25371aSYikeZhou 208be25371aSYikeZhou def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = { 209be25371aSYikeZhou val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 210be25371aSYikeZhou val signals = 21120e31bd1SYinan Xu Seq(srcType(0), srcType(1), srcType(2), fuType, fuOpType, rfWen, fpWen, 212c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 213be25371aSYikeZhou signals zip decoder map { case (s, d) => s := d } 2144d24c305SYikeZhou commitType := DontCare 215be25371aSYikeZhou this 216be25371aSYikeZhou } 2175844fcf0SLinJiawei} 2185844fcf0SLinJiawei 2192225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 2205844fcf0SLinJiawei val cf = new CtrlFlow 2215844fcf0SLinJiawei val ctrl = new CtrlSignals 2225844fcf0SLinJiawei} 2235844fcf0SLinJiawei 2242225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 225aac4464eSYinan Xu val src1MoveElim = Bool() 226aac4464eSYinan Xu val src2MoveElim = Bool() 227ba4100caSYinan Xu // val fetchTime = UInt(64.W) 228ba4100caSYinan Xu val renameTime = UInt(64.W) 2297cef916fSYinan Xu val dispatchTime = UInt(64.W) 230ba4100caSYinan Xu val issueTime = UInt(64.W) 231ba4100caSYinan Xu val writebackTime = UInt(64.W) 2327cef916fSYinan Xu // val commitTime = UInt(64.W) 233ba4100caSYinan Xu} 234ba4100caSYinan Xu 23548d1472eSWilliam Wang// Separate LSQ 2362225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 237915c0dd4SYinan Xu val lqIdx = new LqPtr 2385c1ae31bSYinan Xu val sqIdx = new SqPtr 23924726fbfSWilliam Wang} 24024726fbfSWilliam Wang 241b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2422225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 24320e31bd1SYinan Xu val srcState = Vec(3, SrcState()) 24420e31bd1SYinan Xu val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 24520e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 24620e31bd1SYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 24742707b3bSYinan Xu val roqIdx = new RoqPtr 248fe6452fcSYinan Xu val lqIdx = new LqPtr 249fe6452fcSYinan Xu val sqIdx = new SqPtr 250355fcd20SAllen val diffTestDebugLrScValid = Bool() 2517cef916fSYinan Xu val debugInfo = new PerfDebugInfo 25283596a03SYinan Xu def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = { 253a338f247SYinan Xu (index, rfType) match { 25420e31bd1SYinan Xu case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B) 25520e31bd1SYinan Xu case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B) 25620e31bd1SYinan Xu case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B) 25720e31bd1SYinan Xu case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B) 25820e31bd1SYinan Xu case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B) 259a338f247SYinan Xu case _ => false.B 260a338f247SYinan Xu } 261a338f247SYinan Xu } 2625c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 2635c7674feSYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcImm(t) || s === SrcState.rdy }) 2645c7674feSYinan Xu } 2655c7674feSYinan Xu def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U 2665c7674feSYinan Xu def doWriteFpRf: Bool = ctrl.fpWen 2675844fcf0SLinJiawei} 2685844fcf0SLinJiawei 269de169c67SWilliam Wangclass MicroOpRbExt(implicit p: Parameters) extends XSBundle { 270de169c67SWilliam Wang val uop = new MicroOp 271de169c67SWilliam Wang val flag = UInt(1.W) 272de169c67SWilliam Wang} 273de169c67SWilliam Wang 2742225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 27542707b3bSYinan Xu val roqIdx = new RoqPtr 27636d7aed5SLinJiawei val ftqIdx = new FtqPtr 27736d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 278bfb958a3SYinan Xu val level = RedirectLevel() 279bfb958a3SYinan Xu val interrupt = Bool() 280c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 281bfb958a3SYinan Xu 282de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 283de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 284fe211d16SLinJiawei 2852d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 286bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 2872d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 288a25b1bceSLinJiawei} 289a25b1bceSLinJiawei 2902225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 2915c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2925c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2935c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2945844fcf0SLinJiawei} 2955844fcf0SLinJiawei 2962225d46eSJiawei Linclass ReplayPregReq(implicit p: Parameters) extends XSBundle { 29760deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 29860deaca2SLinJiawei val isInt = Bool() 29960deaca2SLinJiawei val isFp = Bool() 30060deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3015844fcf0SLinJiawei} 3025844fcf0SLinJiawei 3032225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 30472235fa4SWilliam Wang val isMMIO = Bool() 3058635f18fSwangkaifan val isPerfCnt = Bool() 3068b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 307e402d94eSWilliam Wang} 3085844fcf0SLinJiawei 3092225d46eSJiawei Linclass ExuInput(implicit p: Parameters) extends XSBundle { 3105844fcf0SLinJiawei val uop = new MicroOp 3112bd5334dSYinan Xu val src = Vec(3, UInt((XLEN + 1).W)) 3125844fcf0SLinJiawei} 3135844fcf0SLinJiawei 3142225d46eSJiawei Linclass ExuOutput(implicit p: Parameters) extends XSBundle { 3155844fcf0SLinJiawei val uop = new MicroOp 3169684eb4fSLinJiawei val data = UInt((XLEN + 1).W) 3177f1506e3SLinJiawei val fflags = UInt(5.W) 31897cfa7f8SLinJiawei val redirectValid = Bool() 31997cfa7f8SLinJiawei val redirect = new Redirect 320e402d94eSWilliam Wang val debug = new DebugBundle 3215844fcf0SLinJiawei} 3225844fcf0SLinJiawei 3232225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 32435bfeecbSYinan Xu val mtip = Input(Bool()) 32535bfeecbSYinan Xu val msip = Input(Bool()) 32635bfeecbSYinan Xu val meip = Input(Bool()) 3275844fcf0SLinJiawei} 3285844fcf0SLinJiawei 3292225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 33035bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3313fa7b737SYinan Xu val isInterrupt = Input(Bool()) 33235bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 33335bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 33435bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 33535bfeecbSYinan Xu val interrupt = Output(Bool()) 33635bfeecbSYinan Xu} 33735bfeecbSYinan Xu 3382225d46eSJiawei Linclass ExceptionInfo(implicit p: Parameters) extends XSBundle { 3393a474d38SYinan Xu val uop = new MicroOp 3403a474d38SYinan Xu val isInterrupt = Bool() 3413a474d38SYinan Xu} 3423a474d38SYinan Xu 3432225d46eSJiawei Linclass RoqCommitInfo(implicit p: Parameters) extends XSBundle { 344fe6452fcSYinan Xu val ldest = UInt(5.W) 345fe6452fcSYinan Xu val rfWen = Bool() 346fe6452fcSYinan Xu val fpWen = Bool() 347a1fd7de4SLinJiawei val wflags = Bool() 348fe6452fcSYinan Xu val commitType = CommitType() 349fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 350fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 351884dbb3bSLinJiawei val ftqIdx = new FtqPtr 352884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 3535844fcf0SLinJiawei 3549ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3559ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 356fe6452fcSYinan Xu} 3575844fcf0SLinJiawei 3582225d46eSJiawei Linclass RoqCommitIO(implicit p: Parameters) extends XSBundle { 35921e7a6c5SYinan Xu val isWalk = Output(Bool()) 36021e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 361fe6452fcSYinan Xu val info = Vec(CommitWidth, Output(new RoqCommitInfo)) 36221e7a6c5SYinan Xu 36321e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 364fe211d16SLinJiawei 36521e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 3665844fcf0SLinJiawei} 3675844fcf0SLinJiawei 3681b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 36964e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 370037a131fSWilliam Wang val hit = Bool() 37162f57a35SLemover val flushState = Bool() 3721b7adedcSWilliam Wang val sourceType = RSFeedbackType() 373037a131fSWilliam Wang} 374037a131fSWilliam Wang 375f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 3765844fcf0SLinJiawei // to backend end 3775844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 378f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 3795844fcf0SLinJiawei // from backend 380c778d2afSLinJiawei val redirect_cfiUpdate = Flipped(ValidIO(new Redirect)) 381f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 3821e3fad10SLinJiawei} 383fcff7e94SZhangZifei 3842225d46eSJiawei Linclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 385fcff7e94SZhangZifei val satp = new Bundle { 386fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 387fcff7e94SZhangZifei val asid = UInt(16.W) 388fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 389fcff7e94SZhangZifei } 390fcff7e94SZhangZifei val priv = new Bundle { 391fcff7e94SZhangZifei val mxr = Bool() 392fcff7e94SZhangZifei val sum = Bool() 393fcff7e94SZhangZifei val imode = UInt(2.W) 394fcff7e94SZhangZifei val dmode = UInt(2.W) 395fcff7e94SZhangZifei } 3968fc4e859SZhangZifei 3978fc4e859SZhangZifei override def toPrintable: Printable = { 3988fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 3998fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4008fc4e859SZhangZifei } 401fcff7e94SZhangZifei} 402fcff7e94SZhangZifei 4032225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 404fcff7e94SZhangZifei val valid = Bool() 405fcff7e94SZhangZifei val bits = new Bundle { 406fcff7e94SZhangZifei val rs1 = Bool() 407fcff7e94SZhangZifei val rs2 = Bool() 408fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 409fcff7e94SZhangZifei } 4108fc4e859SZhangZifei 4118fc4e859SZhangZifei override def toPrintable: Printable = { 4128fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 4138fc4e859SZhangZifei } 414fcff7e94SZhangZifei} 415a165bd69Swangkaifan 416de169c67SWilliam Wang// Bundle for load violation predictor updating 417de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 4182b8b2e7aSWilliam Wang val valid = Bool() 419de169c67SWilliam Wang 420de169c67SWilliam Wang // wait table update 421de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 4222b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 423de169c67SWilliam Wang 424de169c67SWilliam Wang // store set update 425de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 426de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 427de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 4282b8b2e7aSWilliam Wang} 4292b8b2e7aSWilliam Wang 4302225d46eSJiawei Linclass PerfInfoIO extends Bundle { 431b31c62abSwangkaifan val clean = Input(Bool()) 432b31c62abSwangkaifan val dump = Input(Bool()) 433b31c62abSwangkaifan} 4342b8b2e7aSWilliam Wang 4352225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 4362b8b2e7aSWilliam Wang // Prefetcher 4372b8b2e7aSWilliam Wang val l1plus_pf_enable = Output(Bool()) 4382b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 439f3f22d72SYinan Xu // Labeled XiangShan 4402b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 441f3f22d72SYinan Xu // Load violation predictor 4422b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 4432b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 4442b8b2e7aSWilliam Wang val waittable_timeout = Output(UInt(5.W)) 445f3f22d72SYinan Xu // Branch predictor 4462b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 447f3f22d72SYinan Xu // Memory Block 448f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 449aac4464eSYinan Xu // Rename 450aac4464eSYinan Xu val move_elim_enable = Output(Bool()) 4512b8b2e7aSWilliam Wang} 452