1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 191e3fad10SLinJiaweiimport chisel3._ 205844fcf0SLinJiaweiimport chisel3.util._ 219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO 23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 27bcce877bSYinan Xuimport xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 287447ee13SLingrui98import xiangshan.frontend.RASEntry 292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr 31c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr 32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead 33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO 34ceaf5e1fSLingrui98import utils._ 353c02ee8fSwakafaimport utility._ 36b0ae3ac4SLinJiawei 372fbdb79bSLingrui98import scala.math.max 38d471c5aeSLingrui98import Chisel.experimental.chiselName 392225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 4088825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt 417720a376Sfdyimport chisel3.util.experimental.decode.EspressoMinimizer 42bcce877bSYinan Xuimport xiangshan.backend.exu.ExuConfig 43b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry 4414a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry 45dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories 4667402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 471e3fad10SLinJiawei 48627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 493803411bSzhanglinjuan val valid = Bool() 5035fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 51fe211d16SLinJiawei 523803411bSzhanglinjuan} 533803411bSzhanglinjuan 54627c0a19Szhanglinjuanobject ValidUndirectioned { 55627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 56627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 573803411bSzhanglinjuan } 583803411bSzhanglinjuan} 593803411bSzhanglinjuan 601b7adedcSWilliam Wangobject RSFeedbackType { 6167682d05SWilliam Wang val tlbMiss = 0.U(3.W) 6267682d05SWilliam Wang val mshrFull = 1.U(3.W) 6367682d05SWilliam Wang val dataInvalid = 2.U(3.W) 6467682d05SWilliam Wang val bankConflict = 3.U(3.W) 6567682d05SWilliam Wang val ldVioCheckRedo = 4.U(3.W) 661b7adedcSWilliam Wang 67eb163ef0SHaojin Tang val feedbackInvalid = 7.U(3.W) 68eb163ef0SHaojin Tang 6967682d05SWilliam Wang def apply() = UInt(3.W) 701b7adedcSWilliam Wang} 711b7adedcSWilliam Wang 722225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 73097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 74097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 75097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 7651b2a476Szoujr} 7751b2a476Szoujr 782225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 79f226232fSzhanglinjuan // from backend 8069cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 81f226232fSzhanglinjuan // frontend -> backend -> frontend 82f226232fSzhanglinjuan val pd = new PreDecodeInfo 838a5e9243SLinJiawei val rasSp = UInt(log2Up(RasSize).W) 842e947747SLinJiawei val rasEntry = new RASEntry 85c2ad24ebSLingrui98 // val hist = new ShiftingGlobalHistory 86dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 8767402d75SLingrui98 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 8867402d75SLingrui98 val lastBrNumOH = UInt((numBr+1).W) 89b37e4b45SLingrui98 val ghr = UInt(UbtbGHRLength.W) 90c2ad24ebSLingrui98 val histPtr = new CGHPtr 91e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 92fe3a74fcSYinan Xu // need pipeline update 938a597714Szoujr val br_hit = Bool() 942e947747SLinJiawei val predTaken = Bool() 95b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 969a2e6b8aSLinJiawei val taken = Bool() 97b2e6921eSLinJiawei val isMisPred = Bool() 98d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 99d0527adfSzoujr val addIntoHist = Bool() 10014a6653fSLingrui98 10114a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 102c2ad24ebSLingrui98 // this.hist := entry.ghist 103dd6c0695SLingrui98 this.folded_hist := entry.folded_hist 10467402d75SLingrui98 this.lastBrNumOH := entry.lastBrNumOH 10567402d75SLingrui98 this.afhob := entry.afhob 106c2ad24ebSLingrui98 this.histPtr := entry.histPtr 10714a6653fSLingrui98 this.rasSp := entry.rasSp 108c2d1ec7dSLingrui98 this.rasEntry := entry.rasTop 10914a6653fSLingrui98 this 11014a6653fSLingrui98 } 111b2e6921eSLinJiawei} 112b2e6921eSLinJiawei 1135844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 114de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1155844fcf0SLinJiawei val instr = UInt(32.W) 1165844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 117de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 118baf8def6SYinan Xu val exceptionVec = ExceptionVec() 11972951335SLi Qianruo val trigger = new TriggerCf 120faf3cfa9SLinJiawei val pd = new PreDecodeInfo 121cde9280dSLinJiawei val pred_taken = Bool() 122c84054caSLinJiawei val crossPageIPFFix = Bool() 123de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 124980c1bc3SWilliam Wang val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 125d1fe0262SWilliam Wang // Load wait is needed 126d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 127d1fe0262SWilliam Wang val loadWaitBit = Bool() 128d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 129d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 130d1fe0262SWilliam Wang val loadWaitStrict = Bool() 131de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 132884dbb3bSLinJiawei val ftqPtr = new FtqPtr 133884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1345844fcf0SLinJiawei} 1355844fcf0SLinJiawei 13672951335SLi Qianruo 1372225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1382ce29ed6SLinJiawei val isAddSub = Bool() // swap23 139dc597826SJiawei Lin val typeTagIn = UInt(1.W) 140dc597826SJiawei Lin val typeTagOut = UInt(1.W) 1412ce29ed6SLinJiawei val fromInt = Bool() 1422ce29ed6SLinJiawei val wflags = Bool() 1432ce29ed6SLinJiawei val fpWen = Bool() 1442ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1452ce29ed6SLinJiawei val div = Bool() 1462ce29ed6SLinJiawei val sqrt = Bool() 1472ce29ed6SLinJiawei val fcvt = Bool() 1482ce29ed6SLinJiawei val typ = UInt(2.W) 1492ce29ed6SLinJiawei val fmt = UInt(2.W) 1502ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 151e6c6b64fSLinJiawei val rm = UInt(3.W) 152579b9f28SLinJiawei} 153579b9f28SLinJiawei 1548a264e15Smaliaoclass VType(implicit p: Parameters) extends XSBundle { 1558a264e15Smaliao val vma = Bool() 1568a264e15Smaliao val vta = Bool() 1578a264e15Smaliao val vsew = UInt(3.W) 1588a264e15Smaliao val vlmul = UInt(3.W) 1598a264e15Smaliao} 1608a264e15Smaliao 1618a264e15Smaliaoclass VConfig(implicit p: Parameters) extends XSBundle { 1628a264e15Smaliao val vl = UInt(8.W) 1638a264e15Smaliao val vtype = new VType 1648a264e15Smaliao} 1658a264e15Smaliao 1665844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1672225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 1688744445eSMaxpicca-Li val debug_globalID = UInt(XLEN.W) 169a7a8a6ccSHaojin Tang val srcType = Vec(4, SrcType()) 170a7a8a6ccSHaojin Tang val lsrc = Vec(4, UInt(6.W)) 171a7a8a6ccSHaojin Tang val ldest = UInt(6.W) 1729a2e6b8aSLinJiawei val fuType = FuType() 1739a2e6b8aSLinJiawei val fuOpType = FuOpType() 1749a2e6b8aSLinJiawei val rfWen = Bool() 1759a2e6b8aSLinJiawei val fpWen = Bool() 176deb6421eSHaojin Tang val vecWen = Bool() 1770f038924SZhangZifei def fpVecWen = fpWen || vecWen 1789a2e6b8aSLinJiawei val isXSTrap = Bool() 1792d366136SLinJiawei val noSpecExec = Bool() // wait forward 1802d366136SLinJiawei val blockBackward = Bool() // block backward 18145a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 182*e2695e90SzhanglyGit val uopSplitType = UopSplitType() 183c2a8ae00SYikeZhou val selImm = SelImm() 184b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 185a3edac52SYinan Xu val commitType = CommitType() 186579b9f28SLinJiawei val fpu = new FPUCtrlSignals 1873d1a5c10Smaliao val uopIdx = UInt(log2Up(MaxUopSize).W) 1883d1a5c10Smaliao val firstUop = Bool() 1893d1a5c10Smaliao val lastUop = Bool() 1908a264e15Smaliao val vconfig = new VConfig 191aac4464eSYinan Xu val isMove = Bool() 1921a0debc2Sczw val vm = Bool() 193d4aca96cSlqre val singleStep = Bool() 194c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 195c88c3a2aSYinan Xu // then replay from this inst itself 196c88c3a2aSYinan Xu val replayInst = Bool() 197be25371aSYikeZhou 19857a10886SXuan Hu private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 199*e2695e90SzhanglyGit isXSTrap, noSpecExec, blockBackward, flushPipe, uopSplitType, selImm) 20088825c5cSYinan Xu 20188825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 2027720a376Sfdy val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table, EspressoMinimizer) 20388825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 2044d24c305SYikeZhou commitType := DontCare 205be25371aSYikeZhou this 206be25371aSYikeZhou } 20788825c5cSYinan Xu 20888825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 20988825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 21088825c5cSYinan Xu this 21188825c5cSYinan Xu } 212b6900d94SYinan Xu 213b6900d94SYinan Xu def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 214f025d715SYinan Xu def isSoftPrefetch: Bool = { 215f025d715SYinan Xu fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 216f025d715SYinan Xu } 2173d1a5c10Smaliao def needWriteRf: Bool = (rfWen && ldest =/= 0.U) || fpWen || vecWen 2185844fcf0SLinJiawei} 2195844fcf0SLinJiawei 2202225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 2215844fcf0SLinJiawei val cf = new CtrlFlow 2225844fcf0SLinJiawei val ctrl = new CtrlSignals 2235844fcf0SLinJiawei} 2245844fcf0SLinJiawei 2252225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 2268b8e745dSYikeZhou val eliminatedMove = Bool() 2278744445eSMaxpicca-Li // val fetchTime = UInt(XLEN.W) 228ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 229ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 230ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 231ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 232ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 233ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 2348744445eSMaxpicca-Li // val commitTime = UInt(XLEN.W) 2358744445eSMaxpicca-Li val runahead_checkpoint_id = UInt(XLEN.W) 2368744445eSMaxpicca-Li val tlbFirstReqTime = UInt(XLEN.W) 2378744445eSMaxpicca-Li val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 238ba4100caSYinan Xu} 239ba4100caSYinan Xu 24048d1472eSWilliam Wang// Separate LSQ 2412225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 242915c0dd4SYinan Xu val lqIdx = new LqPtr 2435c1ae31bSYinan Xu val sqIdx = new SqPtr 24424726fbfSWilliam Wang} 24524726fbfSWilliam Wang 246b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2472225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 248a7a8a6ccSHaojin Tang val srcState = Vec(4, SrcState()) 249a7a8a6ccSHaojin Tang val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 25020e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 25120e31bd1SYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 2529aca92b9SYinan Xu val robIdx = new RobPtr 253fe6452fcSYinan Xu val lqIdx = new LqPtr 254fe6452fcSYinan Xu val sqIdx = new SqPtr 2558b8e745dSYikeZhou val eliminatedMove = Bool() 2567cef916fSYinan Xu val debugInfo = new PerfDebugInfo 2579d4e1137SYinan Xu def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 258bcce877bSYinan Xu val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 259bcce877bSYinan Xu val readReg = if (isFp) { 260bcce877bSYinan Xu ctrl.srcType(index) === SrcType.fp 261bcce877bSYinan Xu } else { 262bcce877bSYinan Xu ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 263a338f247SYinan Xu } 264bcce877bSYinan Xu readReg && stateReady 265a338f247SYinan Xu } 2665c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 267c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2685c7674feSYinan Xu } 2696ab6918fSYinan Xu def clearExceptions( 2706ab6918fSYinan Xu exceptionBits: Seq[Int] = Seq(), 2716ab6918fSYinan Xu flushPipe: Boolean = false, 2726ab6918fSYinan Xu replayInst: Boolean = false 2736ab6918fSYinan Xu ): MicroOp = { 2746ab6918fSYinan Xu cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 2756ab6918fSYinan Xu if (!flushPipe) { ctrl.flushPipe := false.B } 2766ab6918fSYinan Xu if (!replayInst) { ctrl.replayInst := false.B } 277c88c3a2aSYinan Xu this 278c88c3a2aSYinan Xu } 279a19215ddSYinan Xu // Assume only the LUI instruction is decoded with IMM_U in ALU. 280a19215ddSYinan Xu def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 281bcce877bSYinan Xu // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 282bcce877bSYinan Xu def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 283bcce877bSYinan Xu successor.map{ case (src, srcType) => 284bcce877bSYinan Xu val pdestMatch = pdest === src 285bcce877bSYinan Xu // For state: no need to check whether src is x0/imm/pc because they are always ready. 286bcce877bSYinan Xu val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 2870f038924SZhangZifei // FIXME: divide fpMatch and vecMatch then 288bcce877bSYinan Xu val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 289cbd13d6eSZhangZifei val vecMatch = if (exuCfg.readVecRf) ctrl.vecWen else false.B 2900f038924SZhangZifei val allIntFpVec = exuCfg.readIntRf && exuCfg.readFpVecRf 2910f038924SZhangZifei val allStateMatch = Mux(SrcType.isVp(srcType), vecMatch, Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch)) 2920f038924SZhangZifei val stateCond = pdestMatch && (if (allIntFpVec) allStateMatch else rfStateMatch || fpMatch || vecMatch) 293bcce877bSYinan Xu // For data: types are matched and int pdest is not $zero. 294bcce877bSYinan Xu val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 2950f038924SZhangZifei val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType) || vecMatch && SrcType.isVp(srcType)) 296bcce877bSYinan Xu (stateCond, dataCond) 297bcce877bSYinan Xu } 298bcce877bSYinan Xu } 299bcce877bSYinan Xu // This MicroOp is used to wakeup another uop (the successor: MicroOp). 300bcce877bSYinan Xu def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 301bcce877bSYinan Xu wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 302bcce877bSYinan Xu } 30374515c5aSYinan Xu def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 3045844fcf0SLinJiawei} 3055844fcf0SLinJiawei 30646f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 307de169c67SWilliam Wang val uop = new MicroOp 30846f74b57SHaojin Tang} 30946f74b57SHaojin Tang 31046f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 311de169c67SWilliam Wang val flag = UInt(1.W) 312de169c67SWilliam Wang} 313de169c67SWilliam Wang 3142225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 3159aca92b9SYinan Xu val robIdx = new RobPtr 31636d7aed5SLinJiawei val ftqIdx = new FtqPtr 31736d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 318bfb958a3SYinan Xu val level = RedirectLevel() 319bfb958a3SYinan Xu val interrupt = Bool() 320c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 321bfb958a3SYinan Xu 322de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 323de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 324fe211d16SLinJiawei 32520edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 32620edb3f7SWilliam Wang 3272d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 328bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 3292d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 330a25b1bceSLinJiawei} 331a25b1bceSLinJiawei 3322225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 3335c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 3345c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 3355c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 3365844fcf0SLinJiawei} 3375844fcf0SLinJiawei 3382b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 33960deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 34060deaca2SLinJiawei val isInt = Bool() 34160deaca2SLinJiawei val isFp = Bool() 34260deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3435844fcf0SLinJiawei} 3445844fcf0SLinJiawei 3452225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 34672235fa4SWilliam Wang val isMMIO = Bool() 3478635f18fSwangkaifan val isPerfCnt = Bool() 3488b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 34972951335SLi Qianruo val vaddr = UInt(VAddrBits.W) 3508744445eSMaxpicca-Li /* add L/S inst info in EXU */ 3518744445eSMaxpicca-Li // val L1toL2TlbLatency = UInt(XLEN.W) 3528744445eSMaxpicca-Li // val levelTlbHit = UInt(2.W) 353e402d94eSWilliam Wang} 3545844fcf0SLinJiawei 35540a70bd6SZhangZifeiclass ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 35640a70bd6SZhangZifei val dataWidth = if (isVpu) VLEN else XLEN 35740a70bd6SZhangZifei 358822120dfSczw val src = Vec(4, UInt(dataWidth.W)) 3595844fcf0SLinJiawei} 3605844fcf0SLinJiawei 36140a70bd6SZhangZifeiclass ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 36240a70bd6SZhangZifei val dataWidth = if (isVpu) VLEN else XLEN 36340a70bd6SZhangZifei 36440a70bd6SZhangZifei val data = UInt(dataWidth.W) 3657f1506e3SLinJiawei val fflags = UInt(5.W) 3666355a2b7Sczw val vxsat = UInt(1.W) 36797cfa7f8SLinJiawei val redirectValid = Bool() 36897cfa7f8SLinJiawei val redirect = new Redirect 369e402d94eSWilliam Wang val debug = new DebugBundle 3705844fcf0SLinJiawei} 3715844fcf0SLinJiawei 3722225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 37335bfeecbSYinan Xu val mtip = Input(Bool()) 37435bfeecbSYinan Xu val msip = Input(Bool()) 37535bfeecbSYinan Xu val meip = Input(Bool()) 376b3d79b37SYinan Xu val seip = Input(Bool()) 377d4aca96cSlqre val debug = Input(Bool()) 3785844fcf0SLinJiawei} 3795844fcf0SLinJiawei 3802225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 38135bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3823fa7b737SYinan Xu val isInterrupt = Input(Bool()) 38335bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 38435bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 38535bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 38635bfeecbSYinan Xu val interrupt = Output(Bool()) 38735bfeecbSYinan Xu} 38835bfeecbSYinan Xu 38946f74b57SHaojin Tangclass ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 3903a474d38SYinan Xu val isInterrupt = Bool() 3913a474d38SYinan Xu} 3923a474d38SYinan Xu 3939aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle { 394a7a8a6ccSHaojin Tang val ldest = UInt(6.W) 395fe6452fcSYinan Xu val rfWen = Bool() 396fe6452fcSYinan Xu val fpWen = Bool() 397deb6421eSHaojin Tang val vecWen = Bool() 3980f038924SZhangZifei def fpVecWen = fpWen || vecWen 399a1fd7de4SLinJiawei val wflags = Bool() 400fe6452fcSYinan Xu val commitType = CommitType() 401fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 402fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 403884dbb3bSLinJiawei val ftqIdx = new FtqPtr 404884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 405ccfddc82SHaojin Tang val isMove = Bool() 4065844fcf0SLinJiawei 4079ecac1e8SYinan Xu // these should be optimized for synthesis verilog 4089ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 4094aa9ed34Sfdy 4103d1a5c10Smaliao val uopIdx = UInt(log2Up(MaxUopSize).W) 4118a264e15Smaliao val vconfig = new VConfig 412fe6452fcSYinan Xu} 4135844fcf0SLinJiawei 4149aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 415ccfddc82SHaojin Tang val isCommit = Bool() 416ccfddc82SHaojin Tang val commitValid = Vec(CommitWidth, Bool()) 4176474c47fSYinan Xu 418ccfddc82SHaojin Tang val isWalk = Bool() 419c51eab43SYinan Xu // valid bits optimized for walk 420ccfddc82SHaojin Tang val walkValid = Vec(CommitWidth, Bool()) 4216474c47fSYinan Xu 422ccfddc82SHaojin Tang val info = Vec(CommitWidth, new RobCommitInfo) 42321e7a6c5SYinan Xu 4246474c47fSYinan Xu def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 4256474c47fSYinan Xu def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 4265844fcf0SLinJiawei} 4275844fcf0SLinJiawei 4283d1a5c10Smaliaoclass DiffCommitIO(implicit p: Parameters) extends XSBundle { 4293d1a5c10Smaliao val isCommit = Bool() 4303d1a5c10Smaliao val commitValid = Vec(CommitWidth * MaxUopSize, Bool()) 4313d1a5c10Smaliao 4323d1a5c10Smaliao val info = Vec(CommitWidth * MaxUopSize, new RobCommitInfo) 4333d1a5c10Smaliao 4343d1a5c10Smaliao def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 4353d1a5c10Smaliao} 4363d1a5c10Smaliao 4373d1a5c10Smaliaoclass RabCommitInfo(implicit p: Parameters) extends XSBundle { 4383d1a5c10Smaliao val ldest = UInt(6.W) 4393d1a5c10Smaliao val pdest = UInt(PhyRegIdxWidth.W) 4403d1a5c10Smaliao val old_pdest = UInt(PhyRegIdxWidth.W) 4413d1a5c10Smaliao val rfWen = Bool() 4423d1a5c10Smaliao val fpWen = Bool() 4433d1a5c10Smaliao val vecWen = Bool() 4443d1a5c10Smaliao} 4453d1a5c10Smaliao 4463d1a5c10Smaliaoclass RabCommitIO(implicit p: Parameters) extends XSBundle { 4473d1a5c10Smaliao val isCommit = Bool() 4483d1a5c10Smaliao val commitValid = Vec(CommitWidth, Bool()) 4493d1a5c10Smaliao val isWalk = Bool() 4503d1a5c10Smaliao val walkValid = Vec(CommitWidth, Bool()) 4513d1a5c10Smaliao val info = Vec(CommitWidth, new RabCommitInfo) 4523d1a5c10Smaliao} 4533d1a5c10Smaliao 4541b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 45564e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 456037a131fSWilliam Wang val hit = Bool() 45762f57a35SLemover val flushState = Bool() 4581b7adedcSWilliam Wang val sourceType = RSFeedbackType() 459c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 460037a131fSWilliam Wang} 461037a131fSWilliam Wang 462d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 463d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 464d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 465d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 466d87b76aaSWilliam Wang val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 467d87b76aaSWilliam Wang val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 468d87b76aaSWilliam Wang val isFirstIssue = Input(Bool()) 469d87b76aaSWilliam Wang} 470d87b76aaSWilliam Wang 471f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 4725844fcf0SLinJiawei // to backend end 4735844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 474f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 4755844fcf0SLinJiawei // from backend 476f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 4771e3fad10SLinJiawei} 478fcff7e94SZhangZifei 479f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle { 48045f497a4Shappy-lx val mode = UInt(4.W) 48145f497a4Shappy-lx val asid = UInt(16.W) 48245f497a4Shappy-lx val ppn = UInt(44.W) 48345f497a4Shappy-lx} 48445f497a4Shappy-lx 485f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 48645f497a4Shappy-lx val changed = Bool() 48745f497a4Shappy-lx 48845f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 48945f497a4Shappy-lx require(satp_value.getWidth == XLEN) 49045f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 49145f497a4Shappy-lx mode := sa.mode 49245f497a4Shappy-lx asid := sa.asid 493f1fe8698SLemover ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 49445f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 49545f497a4Shappy-lx } 496fcff7e94SZhangZifei} 497f1fe8698SLemover 498f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 499f1fe8698SLemover val satp = new TlbSatpBundle() 500fcff7e94SZhangZifei val priv = new Bundle { 501fcff7e94SZhangZifei val mxr = Bool() 502fcff7e94SZhangZifei val sum = Bool() 503fcff7e94SZhangZifei val imode = UInt(2.W) 504fcff7e94SZhangZifei val dmode = UInt(2.W) 505fcff7e94SZhangZifei } 5068fc4e859SZhangZifei 5078fc4e859SZhangZifei override def toPrintable: Printable = { 5088fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 5098fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 5108fc4e859SZhangZifei } 511fcff7e94SZhangZifei} 512fcff7e94SZhangZifei 5132225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 514fcff7e94SZhangZifei val valid = Bool() 515fcff7e94SZhangZifei val bits = new Bundle { 516fcff7e94SZhangZifei val rs1 = Bool() 517fcff7e94SZhangZifei val rs2 = Bool() 518fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 51945f497a4Shappy-lx val asid = UInt(AsidLength.W) 520f1fe8698SLemover val flushPipe = Bool() 521fcff7e94SZhangZifei } 5228fc4e859SZhangZifei 5238fc4e859SZhangZifei override def toPrintable: Printable = { 524f1fe8698SLemover p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 5258fc4e859SZhangZifei } 526fcff7e94SZhangZifei} 527a165bd69Swangkaifan 528de169c67SWilliam Wang// Bundle for load violation predictor updating 529de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 5302b8b2e7aSWilliam Wang val valid = Bool() 531de169c67SWilliam Wang 532de169c67SWilliam Wang // wait table update 533de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 5342b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 535de169c67SWilliam Wang 536de169c67SWilliam Wang // store set update 537de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 538de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 539de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 5402b8b2e7aSWilliam Wang} 5412b8b2e7aSWilliam Wang 5422225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 5432b8b2e7aSWilliam Wang // Prefetcher 544ecccf78fSJay val l1I_pf_enable = Output(Bool()) 5452b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 54685de5caeSLinJiawei val l1D_pf_enable = Output(Bool()) 54785de5caeSLinJiawei val l1D_pf_train_on_hit = Output(Bool()) 54885de5caeSLinJiawei val l1D_pf_enable_agt = Output(Bool()) 54985de5caeSLinJiawei val l1D_pf_enable_pht = Output(Bool()) 5505d13017eSLinJiawei val l1D_pf_active_threshold = Output(UInt(4.W)) 5515d13017eSLinJiawei val l1D_pf_active_stride = Output(UInt(6.W)) 552edbf1204SLinJiawei val l1D_pf_enable_stride = Output(Bool()) 553f1d78cf7SLinJiawei val l2_pf_store_only = Output(Bool()) 554ecccf78fSJay // ICache 555ecccf78fSJay val icache_parity_enable = Output(Bool()) 556f3f22d72SYinan Xu // Labeled XiangShan 5572b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 558f3f22d72SYinan Xu // Load violation predictor 5592b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 5602b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 561c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 562c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 563c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 564f3f22d72SYinan Xu // Branch predictor 5652b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 566f3f22d72SYinan Xu // Memory Block 567f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 568d10a581eSWilliam Wang val ldld_vio_check_enable = Output(Bool()) 569d10a581eSWilliam Wang val soft_prefetch_enable = Output(Bool()) 570a4e57ea3SLi Qianruo val cache_error_enable = Output(Bool()) 57137225120Ssfencevma val uncache_write_outstanding_enable = Output(Bool()) 572aac4464eSYinan Xu // Rename 5735b47c58cSYinan Xu val fusion_enable = Output(Bool()) 5745b47c58cSYinan Xu val wfi_enable = Output(Bool()) 575af2f7849Shappy-lx // Decode 576af2f7849Shappy-lx val svinval_enable = Output(Bool()) 577af2f7849Shappy-lx 578b6982e83SLemover // distribute csr write signal 579b6982e83SLemover val distribute_csr = new DistributedCSRIO() 58072951335SLi Qianruo 581ddb65c47SLi Qianruo val singlestep = Output(Bool()) 58272951335SLi Qianruo val frontend_trigger = new FrontendTdataDistributeIO() 58372951335SLi Qianruo val mem_trigger = new MemTdataDistributeIO() 58472951335SLi Qianruo val trigger_enable = Output(Vec(10, Bool())) 585b6982e83SLemover} 586b6982e83SLemover 587b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 5881c746d3aScui fliter // CSR has been written by csr inst, copies of csr should be updated 589b6982e83SLemover val w = ValidIO(new Bundle { 590b6982e83SLemover val addr = Output(UInt(12.W)) 591b6982e83SLemover val data = Output(UInt(XLEN.W)) 592b6982e83SLemover }) 5932b8b2e7aSWilliam Wang} 594e19f7967SWilliam Wang 595e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 596e19f7967SWilliam Wang // Request csr to be updated 597e19f7967SWilliam Wang // 598e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 599e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 600e19f7967SWilliam Wang // 601e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 602e19f7967SWilliam Wang val w = ValidIO(new Bundle { 603e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 604e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 605e19f7967SWilliam Wang }) 606e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 607e19f7967SWilliam Wang when(valid){ 608e19f7967SWilliam Wang w.bits.addr := addr 609e19f7967SWilliam Wang w.bits.data := data 610e19f7967SWilliam Wang } 611e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 612e19f7967SWilliam Wang } 613e19f7967SWilliam Wang} 61472951335SLi Qianruo 6150f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 6160f59c834SWilliam Wang // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 6170f59c834SWilliam Wang val source = Output(new Bundle() { 6180f59c834SWilliam Wang val tag = Bool() // l1 tag array 6190f59c834SWilliam Wang val data = Bool() // l1 data array 6200f59c834SWilliam Wang val l2 = Bool() 6210f59c834SWilliam Wang }) 6220f59c834SWilliam Wang val opType = Output(new Bundle() { 6230f59c834SWilliam Wang val fetch = Bool() 6240f59c834SWilliam Wang val load = Bool() 6250f59c834SWilliam Wang val store = Bool() 6260f59c834SWilliam Wang val probe = Bool() 6270f59c834SWilliam Wang val release = Bool() 6280f59c834SWilliam Wang val atom = Bool() 6290f59c834SWilliam Wang }) 6300f59c834SWilliam Wang val paddr = Output(UInt(PAddrBits.W)) 6310f59c834SWilliam Wang 6320f59c834SWilliam Wang // report error and paddr to beu 6330f59c834SWilliam Wang // bus error unit will receive error info iff ecc_error.valid 6340f59c834SWilliam Wang val report_to_beu = Output(Bool()) 6350f59c834SWilliam Wang 6360f59c834SWilliam Wang // there is an valid error 6370f59c834SWilliam Wang // l1 cache error will always be report to CACHE_ERROR csr 6380f59c834SWilliam Wang val valid = Output(Bool()) 6390f59c834SWilliam Wang 6400f59c834SWilliam Wang def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 6410f59c834SWilliam Wang val beu_info = Wire(new L1BusErrorUnitInfo) 6420f59c834SWilliam Wang beu_info.ecc_error.valid := report_to_beu 6430f59c834SWilliam Wang beu_info.ecc_error.bits := paddr 6440f59c834SWilliam Wang beu_info 6450f59c834SWilliam Wang } 6460f59c834SWilliam Wang} 647bc63e578SLi Qianruo 648bc63e578SLi Qianruo/* TODO how to trigger on next inst? 649bc63e578SLi Qianruo1. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 650bc63e578SLi Qianruo2. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 651bc63e578SLi Qianruoxret csr to pc + 4/ + 2 652bc63e578SLi Qianruo2.5 The problem is to let it commit. This is the real TODO 653bc63e578SLi Qianruo3. If it is load and hit before just treat it as regular load exception 654bc63e578SLi Qianruo */ 655bc63e578SLi Qianruo 656bc63e578SLi Qianruo// This bundle carries trigger hit info along the pipeline 657bc63e578SLi Qianruo// Now there are 10 triggers divided into 5 groups of 2 658bc63e578SLi Qianruo// These groups are 659bc63e578SLi Qianruo// (if if) (store store) (load loid) (if store) (if load) 660bc63e578SLi Qianruo 661bc63e578SLi Qianruo// Triggers in the same group can chain, meaning that they only 662bc63e578SLi Qianruo// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 663bc63e578SLi Qianruo// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 664bc63e578SLi Qianruo// Timing of 0 means trap at current inst, 1 means trap at next inst 665bc63e578SLi Qianruo// Chaining and timing and the validness of a trigger is controlled by csr 666bc63e578SLi Qianruo// In two chained triggers, if they have different timing, both won't fire 66784e47f35SLi Qianruo//class TriggerCf (implicit p: Parameters) extends XSBundle { 66884e47f35SLi Qianruo// val triggerHitVec = Vec(10, Bool()) 66984e47f35SLi Qianruo// val triggerTiming = Vec(10, Bool()) 67084e47f35SLi Qianruo// val triggerChainVec = Vec(5, Bool()) 67184e47f35SLi Qianruo//} 67284e47f35SLi Qianruo 67372951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle { 67484e47f35SLi Qianruo // frontend 67584e47f35SLi Qianruo val frontendHit = Vec(4, Bool()) 676ddb65c47SLi Qianruo// val frontendTiming = Vec(4, Bool()) 677ddb65c47SLi Qianruo// val frontendHitNext = Vec(4, Bool()) 67884e47f35SLi Qianruo 679ddb65c47SLi Qianruo// val frontendException = Bool() 68084e47f35SLi Qianruo // backend 68184e47f35SLi Qianruo val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 68284e47f35SLi Qianruo val backendHit = Vec(6, Bool()) 683ddb65c47SLi Qianruo// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 68484e47f35SLi Qianruo 68584e47f35SLi Qianruo // Two situations not allowed: 68684e47f35SLi Qianruo // 1. load data comparison 68784e47f35SLi Qianruo // 2. store chaining with store 68884e47f35SLi Qianruo def getHitFrontend = frontendHit.reduce(_ || _) 68984e47f35SLi Qianruo def getHitBackend = backendHit.reduce(_ || _) 690ddb65c47SLi Qianruo def hit = getHitFrontend || getHitBackend 691d7dd1af1SLi Qianruo def clear(): Unit = { 692d7dd1af1SLi Qianruo frontendHit.foreach(_ := false.B) 693d7dd1af1SLi Qianruo backendEn.foreach(_ := false.B) 694d7dd1af1SLi Qianruo backendHit.foreach(_ := false.B) 695d7dd1af1SLi Qianruo } 69672951335SLi Qianruo} 69772951335SLi Qianruo 698bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR 699bc63e578SLi Qianruo// to Frontend, Load and Store. 70072951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 70172951335SLi Qianruo val t = Valid(new Bundle { 70272951335SLi Qianruo val addr = Output(UInt(2.W)) 70372951335SLi Qianruo val tdata = new MatchTriggerIO 70472951335SLi Qianruo }) 70572951335SLi Qianruo } 70672951335SLi Qianruo 70772951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 70872951335SLi Qianruo val t = Valid(new Bundle { 70972951335SLi Qianruo val addr = Output(UInt(3.W)) 71072951335SLi Qianruo val tdata = new MatchTriggerIO 71172951335SLi Qianruo }) 71272951335SLi Qianruo} 71372951335SLi Qianruo 71472951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle { 71572951335SLi Qianruo val matchType = Output(UInt(2.W)) 71672951335SLi Qianruo val select = Output(Bool()) 71772951335SLi Qianruo val timing = Output(Bool()) 71872951335SLi Qianruo val action = Output(Bool()) 71972951335SLi Qianruo val chain = Output(Bool()) 72072951335SLi Qianruo val tdata2 = Output(UInt(64.W)) 72172951335SLi Qianruo} 722