xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision e25e4d90505c592524b410b127fe611ac49a3adf)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
171e3fad10SLinJiaweipackage xiangshan
181e3fad10SLinJiawei
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
201e3fad10SLinJiaweiimport chisel3._
213b739f49SXuan Huimport chisel3.util.BitPat.bitPatToUInt
225844fcf0SLinJiaweiimport chisel3.util._
233b739f49SXuan Huimport utility._
243b739f49SXuan Huimport utils._
25de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode}
26730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
273b739f49SXuan Huimport xiangshan.backend.rob.RobPtr
283b739f49SXuan Huimport xiangshan.frontend._
295c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
30b1712600SZiyue Zhangimport xiangshan.backend.Bundles.{DynInst, UopIdx}
31b52d4755SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType
3266b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
33f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
34bcce877bSYinan Xuimport xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory}
357447ee13SLingrui98import xiangshan.frontend.RASEntry
362b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl
37e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr
38c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr
39e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead
40f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO
41b9e121dfShappy-lximport xiangshan.cache.HasDCacheParameters
42ceaf5e1fSLingrui98import utils._
433c02ee8fSwakafaimport utility._
44b0ae3ac4SLinJiawei
452fbdb79bSLingrui98import scala.math.max
468891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
4788825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt
487720a376Sfdyimport chisel3.util.experimental.decode.EspressoMinimizer
4924519898SXuan Huimport xiangshan.backend.CtrlToFtqIO
50b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry
5114a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry
52dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories
5367402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits
54c89b4642SGuokai Chenimport xiangshan.frontend.RASPtr
551e3fad10SLinJiawei
56627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
573803411bSzhanglinjuan  val valid = Bool()
5835fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
59fe211d16SLinJiawei
603803411bSzhanglinjuan}
613803411bSzhanglinjuan
62627c0a19Szhanglinjuanobject ValidUndirectioned {
63627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
64627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
653803411bSzhanglinjuan  }
663803411bSzhanglinjuan}
673803411bSzhanglinjuan
681b7adedcSWilliam Wangobject RSFeedbackType {
6968d13085SXuan Hu  val lrqFull         = 0.U(4.W)
7068d13085SXuan Hu  val tlbMiss         = 1.U(4.W)
7168d13085SXuan Hu  val mshrFull        = 2.U(4.W)
7268d13085SXuan Hu  val dataInvalid     = 3.U(4.W)
7368d13085SXuan Hu  val bankConflict    = 4.U(4.W)
7468d13085SXuan Hu  val ldVioCheckRedo  = 5.U(4.W)
75cee61068Sfdy  val feedbackInvalid = 7.U(4.W)
76cee61068Sfdy  val issueSuccess    = 8.U(4.W)
77ea0f92d8Sczw  val rfArbitFail     = 9.U(4.W)
78ea0f92d8Sczw  val fuIdle          = 10.U(4.W)
79ea0f92d8Sczw  val fuBusy          = 11.U(4.W)
80d54d930bSfdy  val fuUncertain     = 12.U(4.W)
81eb163ef0SHaojin Tang
8268d13085SXuan Hu  val allTypes = 16
83cee61068Sfdy  def apply() = UInt(4.W)
8461d88ec2SXuan Hu
8561d88ec2SXuan Hu  def isStageSuccess(feedbackType: UInt) = {
86cee61068Sfdy    feedbackType === issueSuccess
8761d88ec2SXuan Hu  }
88965c972cSXuan Hu
89965c972cSXuan Hu  def isBlocked(feedbackType: UInt) = {
90b536da76SXuan Hu    feedbackType === rfArbitFail || feedbackType === fuBusy || feedbackType >= lrqFull && feedbackType <= feedbackInvalid
91965c972cSXuan Hu  }
921b7adedcSWilliam Wang}
931b7adedcSWilliam Wang
942225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle {
95097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
96097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
97097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
9851b2a476Szoujr}
9951b2a476Szoujr
1002225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
101f226232fSzhanglinjuan  // from backend
10269cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
103f226232fSzhanglinjuan  // frontend -> backend -> frontend
104f226232fSzhanglinjuan  val pd = new PreDecodeInfo
105c89b4642SGuokai Chen  val ssp = UInt(log2Up(RasSize).W)
106c89b4642SGuokai Chen  val sctr = UInt(log2Up(RasCtrSize).W)
107c89b4642SGuokai Chen  val TOSW = new RASPtr
108c89b4642SGuokai Chen  val TOSR = new RASPtr
109c89b4642SGuokai Chen  val NOS = new RASPtr
110c89b4642SGuokai Chen  val topAddr = UInt(VAddrBits.W)
111c2ad24ebSLingrui98  // val hist = new ShiftingGlobalHistory
112dd6c0695SLingrui98  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
11367402d75SLingrui98  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
11467402d75SLingrui98  val lastBrNumOH = UInt((numBr+1).W)
115b37e4b45SLingrui98  val ghr = UInt(UbtbGHRLength.W)
116c2ad24ebSLingrui98  val histPtr = new CGHPtr
117e7b046c5Szoujr  val specCnt = Vec(numBr, UInt(10.W))
118fe3a74fcSYinan Xu  // need pipeline update
119d2b20d1aSTang Haojin  val br_hit = Bool() // if in ftb entry
120d2b20d1aSTang Haojin  val jr_hit = Bool() // if in ftb entry
121d2b20d1aSTang Haojin  val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit
1222e947747SLinJiawei  val predTaken = Bool()
123b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
1249a2e6b8aSLinJiawei  val taken = Bool()
125b2e6921eSLinJiawei  val isMisPred = Bool()
126d0527adfSzoujr  val shift = UInt((log2Ceil(numBr)+1).W)
127d0527adfSzoujr  val addIntoHist = Bool()
12814a6653fSLingrui98
12914a6653fSLingrui98  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
130c2ad24ebSLingrui98    // this.hist := entry.ghist
131dd6c0695SLingrui98    this.folded_hist := entry.folded_hist
13267402d75SLingrui98    this.lastBrNumOH := entry.lastBrNumOH
13367402d75SLingrui98    this.afhob := entry.afhob
134c2ad24ebSLingrui98    this.histPtr := entry.histPtr
135c89b4642SGuokai Chen    this.ssp := entry.ssp
136c89b4642SGuokai Chen    this.sctr := entry.sctr
137c89b4642SGuokai Chen    this.TOSW := entry.TOSW
138c89b4642SGuokai Chen    this.TOSR := entry.TOSR
139c89b4642SGuokai Chen    this.NOS := entry.NOS
140c89b4642SGuokai Chen    this.topAddr := entry.topAddr
14114a6653fSLingrui98    this
14214a6653fSLingrui98  }
143b2e6921eSLinJiawei}
144b2e6921eSLinJiawei
1455844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
146de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle {
1475844fcf0SLinJiawei  val instr = UInt(32.W)
1485844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
149*e25e4d90SXuan Hu  // Todo: remove this
150d0de7e4aSpeixiaokun  val gpaddr = UInt(GPAddrBits.W)
151de169c67SWilliam Wang  val foldpc = UInt(MemPredPCWidth.W)
152baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
15372951335SLi Qianruo  val trigger = new TriggerCf
154faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
155cde9280dSLinJiawei  val pred_taken = Bool()
156c84054caSLinJiawei  val crossPageIPFFix = Bool()
157de169c67SWilliam Wang  val storeSetHit = Bool() // inst has been allocated an store set
158980c1bc3SWilliam Wang  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
159d1fe0262SWilliam Wang  // Load wait is needed
160d1fe0262SWilliam Wang  // load inst will not be executed until former store (predicted by mdp) addr calcuated
161d1fe0262SWilliam Wang  val loadWaitBit = Bool()
162d1fe0262SWilliam Wang  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
163d1fe0262SWilliam Wang  // load inst will not be executed until ALL former store addr calcuated
164d1fe0262SWilliam Wang  val loadWaitStrict = Bool()
165de169c67SWilliam Wang  val ssid = UInt(SSIDWidth.W)
166884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
167884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1685844fcf0SLinJiawei}
1695844fcf0SLinJiawei
17072951335SLi Qianruo
1712225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
1722ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
173dc597826SJiawei Lin  val typeTagIn = UInt(1.W)
174dc597826SJiawei Lin  val typeTagOut = UInt(1.W)
1752ce29ed6SLinJiawei  val fromInt = Bool()
1762ce29ed6SLinJiawei  val wflags = Bool()
1772ce29ed6SLinJiawei  val fpWen = Bool()
1782ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
1792ce29ed6SLinJiawei  val div = Bool()
1802ce29ed6SLinJiawei  val sqrt = Bool()
1812ce29ed6SLinJiawei  val fcvt = Bool()
1822ce29ed6SLinJiawei  val typ = UInt(2.W)
1832ce29ed6SLinJiawei  val fmt = UInt(2.W)
1842ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
185e6c6b64fSLinJiawei  val rm = UInt(3.W)
186579b9f28SLinJiawei}
187579b9f28SLinJiawei
1885844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1892225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle {
1908744445eSMaxpicca-Li  val debug_globalID = UInt(XLEN.W)
191a7a8a6ccSHaojin Tang  val srcType = Vec(4, SrcType())
192a7a8a6ccSHaojin Tang  val lsrc = Vec(4, UInt(6.W))
193a7a8a6ccSHaojin Tang  val ldest = UInt(6.W)
1949a2e6b8aSLinJiawei  val fuType = FuType()
1959a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1969a2e6b8aSLinJiawei  val rfWen = Bool()
1979a2e6b8aSLinJiawei  val fpWen = Bool()
198deb6421eSHaojin Tang  val vecWen = Bool()
1999a2e6b8aSLinJiawei  val isXSTrap = Bool()
2002d366136SLinJiawei  val noSpecExec = Bool() // wait forward
2012d366136SLinJiawei  val blockBackward = Bool() // block backward
20245a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
203e2695e90SzhanglyGit  val uopSplitType = UopSplitType()
204c2a8ae00SYikeZhou  val selImm = SelImm()
205b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
206a3edac52SYinan Xu  val commitType = CommitType()
207579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
208b1712600SZiyue Zhang  val uopIdx = UopIdx()
209aac4464eSYinan Xu  val isMove = Bool()
2101a0debc2Sczw  val vm = Bool()
211d4aca96cSlqre  val singleStep = Bool()
212c88c3a2aSYinan Xu  // This inst will flush all the pipe when it is the oldest inst in ROB,
213c88c3a2aSYinan Xu  // then replay from this inst itself
214c88c3a2aSYinan Xu  val replayInst = Bool()
21589cc69c1STang Haojin  val canRobCompress = Bool()
216be25371aSYikeZhou
21757a10886SXuan Hu  private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen,
21889cc69c1STang Haojin    isXSTrap, noSpecExec, blockBackward, flushPipe, canRobCompress, uopSplitType, selImm)
21988825c5cSYinan Xu
22088825c5cSYinan Xu  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
2217720a376Sfdy    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table, EspressoMinimizer)
22288825c5cSYinan Xu    allSignals zip decoder foreach { case (s, d) => s := d }
2234d24c305SYikeZhou    commitType := DontCare
224be25371aSYikeZhou    this
225be25371aSYikeZhou  }
22688825c5cSYinan Xu
22788825c5cSYinan Xu  def decode(bit: List[BitPat]): CtrlSignals = {
22888825c5cSYinan Xu    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
22988825c5cSYinan Xu    this
23088825c5cSYinan Xu  }
231b6900d94SYinan Xu
2323b739f49SXuan Hu  def isWFI: Bool = fuType === FuType.csr.U && fuOpType === CSROpType.wfi
233f025d715SYinan Xu  def isSoftPrefetch: Bool = {
2343b739f49SXuan Hu    fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U
235f025d715SYinan Xu  }
2363d1a5c10Smaliao  def needWriteRf: Bool = (rfWen && ldest =/= 0.U) || fpWen || vecWen
237d0de7e4aSpeixiaokun  def isHyperInst: Bool = {
238*e25e4d90SXuan Hu    fuType === FuType.ldu.U && LSUOpType.isHlv(fuOpType) || fuType === FuType.stu.U && LSUOpType.isHsv(fuOpType)
239d0de7e4aSpeixiaokun  }
2405844fcf0SLinJiawei}
2415844fcf0SLinJiawei
2422225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle {
2435844fcf0SLinJiawei  val cf = new CtrlFlow
2445844fcf0SLinJiawei  val ctrl = new CtrlSignals
2455844fcf0SLinJiawei}
2465844fcf0SLinJiawei
2472225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle {
2488b8e745dSYikeZhou  val eliminatedMove = Bool()
2498744445eSMaxpicca-Li  // val fetchTime = UInt(XLEN.W)
250ebb8ebf8SYinan Xu  val renameTime = UInt(XLEN.W)
251ebb8ebf8SYinan Xu  val dispatchTime = UInt(XLEN.W)
252ebb8ebf8SYinan Xu  val enqRsTime = UInt(XLEN.W)
253ebb8ebf8SYinan Xu  val selectTime = UInt(XLEN.W)
254ebb8ebf8SYinan Xu  val issueTime = UInt(XLEN.W)
255ebb8ebf8SYinan Xu  val writebackTime = UInt(XLEN.W)
2568744445eSMaxpicca-Li  // val commitTime = UInt(XLEN.W)
2578744445eSMaxpicca-Li  val runahead_checkpoint_id = UInt(XLEN.W)
2588744445eSMaxpicca-Li  val tlbFirstReqTime = UInt(XLEN.W)
2598744445eSMaxpicca-Li  val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit)
260ba4100caSYinan Xu}
261ba4100caSYinan Xu
26248d1472eSWilliam Wang// Separate LSQ
2632225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle {
264915c0dd4SYinan Xu  val lqIdx = new LqPtr
2655c1ae31bSYinan Xu  val sqIdx = new SqPtr
26624726fbfSWilliam Wang}
26724726fbfSWilliam Wang
268b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
2692225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl {
270a7a8a6ccSHaojin Tang  val srcState = Vec(4, SrcState())
271a7a8a6ccSHaojin Tang  val psrc = Vec(4, UInt(PhyRegIdxWidth.W))
27220e31bd1SYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
2739aca92b9SYinan Xu  val robIdx = new RobPtr
27489cc69c1STang Haojin  val instrSize = UInt(log2Ceil(RenameWidth + 1).W)
275fe6452fcSYinan Xu  val lqIdx = new LqPtr
276fe6452fcSYinan Xu  val sqIdx = new SqPtr
2778b8e745dSYikeZhou  val eliminatedMove = Bool()
278fa7f2c26STang Haojin  val snapshot = Bool()
2797cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
2809d4e1137SYinan Xu  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
281bcce877bSYinan Xu    val stateReady = srcState(index) === SrcState.rdy || ignoreState.B
282bcce877bSYinan Xu    val readReg = if (isFp) {
283bcce877bSYinan Xu      ctrl.srcType(index) === SrcType.fp
284bcce877bSYinan Xu    } else {
285bcce877bSYinan Xu      ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U
286a338f247SYinan Xu    }
287bcce877bSYinan Xu    readReg && stateReady
288a338f247SYinan Xu  }
2895c7674feSYinan Xu  def srcIsReady: Vec[Bool] = {
290c9ebdf90SYinan Xu    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
2915c7674feSYinan Xu  }
2926ab6918fSYinan Xu  def clearExceptions(
2936ab6918fSYinan Xu    exceptionBits: Seq[Int] = Seq(),
2946ab6918fSYinan Xu    flushPipe: Boolean = false,
2956ab6918fSYinan Xu    replayInst: Boolean = false
2966ab6918fSYinan Xu  ): MicroOp = {
2976ab6918fSYinan Xu    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
2986ab6918fSYinan Xu    if (!flushPipe) { ctrl.flushPipe := false.B }
2996ab6918fSYinan Xu    if (!replayInst) { ctrl.replayInst := false.B }
300c88c3a2aSYinan Xu    this
301c88c3a2aSYinan Xu  }
3025844fcf0SLinJiawei}
3035844fcf0SLinJiawei
30446f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
305dfb4c5dcSXuan Hu  val uop = new DynInst
30646f74b57SHaojin Tang}
30746f74b57SHaojin Tang
30846f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
309de169c67SWilliam Wang  val flag = UInt(1.W)
3101e3fad10SLinJiawei}
311de169c67SWilliam Wang
3122225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle {
31314a67055Ssfencevma  val isRVC = Bool()
3149aca92b9SYinan Xu  val robIdx = new RobPtr
31536d7aed5SLinJiawei  val ftqIdx = new FtqPtr
31636d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
317bfb958a3SYinan Xu  val level = RedirectLevel()
318bfb958a3SYinan Xu  val interrupt = Bool()
319c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
320bfb958a3SYinan Xu
321de169c67SWilliam Wang  val stFtqIdx = new FtqPtr // for load violation predict
322de169c67SWilliam Wang  val stFtqOffset = UInt(log2Up(PredictWidth).W)
323fe211d16SLinJiawei
32420edb3f7SWilliam Wang  val debug_runahead_checkpoint_id = UInt(64.W)
325d2b20d1aSTang Haojin  val debugIsCtrl = Bool()
326d2b20d1aSTang Haojin  val debugIsMemVio = Bool()
32720edb3f7SWilliam Wang
328bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
329a25b1bceSLinJiawei}
330a25b1bceSLinJiawei
3312b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle {
33260deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
33360deaca2SLinJiawei  val isInt = Bool()
33460deaca2SLinJiawei  val isFp = Bool()
33560deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
3365844fcf0SLinJiawei}
3375844fcf0SLinJiawei
3382225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle {
33972235fa4SWilliam Wang  val isMMIO = Bool()
3408635f18fSwangkaifan  val isPerfCnt = Bool()
3418b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
34272951335SLi Qianruo  val vaddr = UInt(VAddrBits.W)
3438744445eSMaxpicca-Li  /* add L/S inst info in EXU */
3448744445eSMaxpicca-Li  // val L1toL2TlbLatency = UInt(XLEN.W)
3458744445eSMaxpicca-Li  // val levelTlbHit = UInt(2.W)
346e402d94eSWilliam Wang}
3475844fcf0SLinJiawei
3482225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
34935bfeecbSYinan Xu  val mtip = Input(Bool())
35035bfeecbSYinan Xu  val msip = Input(Bool())
35135bfeecbSYinan Xu  val meip = Input(Bool())
352b3d79b37SYinan Xu  val seip = Input(Bool())
353d4aca96cSlqre  val debug = Input(Bool())
3545844fcf0SLinJiawei}
3555844fcf0SLinJiawei
3562225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle {
3573b739f49SXuan Hu  val exception = Flipped(ValidIO(new DynInst))
3583fa7b737SYinan Xu  val isInterrupt = Input(Bool())
35935bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
36035bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
36135bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
36235bfeecbSYinan Xu  val interrupt = Output(Bool())
36335bfeecbSYinan Xu}
36435bfeecbSYinan Xu
365a8db15d8Sfdyclass DiffCommitIO(implicit p: Parameters) extends XSBundle {
366a8db15d8Sfdy  val isCommit = Bool()
367a8db15d8Sfdy  val commitValid = Vec(CommitWidth * MaxUopSize, Bool())
368a8db15d8Sfdy
3696b102a39SHaojin Tang  val info = Vec(CommitWidth * MaxUopSize, new RabCommitInfo)
370a8db15d8Sfdy}
371a8db15d8Sfdy
3729aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle {
373a7a8a6ccSHaojin Tang  val ldest = UInt(6.W)
374fe6452fcSYinan Xu  val rfWen = Bool()
375f1ba628bSHaojin Tang  val fpWen = Bool() // for Rab only
376f1ba628bSHaojin Tang  def dirtyFs = fpWen // for Rob only
377deb6421eSHaojin Tang  val vecWen = Bool()
3780f038924SZhangZifei  def fpVecWen = fpWen || vecWen
379a1fd7de4SLinJiawei  val wflags = Bool()
380fe6452fcSYinan Xu  val commitType = CommitType()
381fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
382884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
383884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
384ccfddc82SHaojin Tang  val isMove = Bool()
38514a67055Ssfencevma  val isRVC = Bool()
386a8db15d8Sfdy  val isVset = Bool()
387*e25e4d90SXuan Hu  val isHls = Bool()
388a8db15d8Sfdy  val vtype = new VType
3895844fcf0SLinJiawei
3909ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3919ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
39289cc69c1STang Haojin
39389cc69c1STang Haojin  val instrSize = UInt(log2Ceil(RenameWidth + 1).W)
394fe6452fcSYinan Xu}
3955844fcf0SLinJiawei
3969aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle {
397ccfddc82SHaojin Tang  val isCommit = Bool()
398ccfddc82SHaojin Tang  val commitValid = Vec(CommitWidth, Bool())
3996474c47fSYinan Xu
400ccfddc82SHaojin Tang  val isWalk = Bool()
401c51eab43SYinan Xu  // valid bits optimized for walk
402ccfddc82SHaojin Tang  val walkValid = Vec(CommitWidth, Bool())
4036474c47fSYinan Xu
404ccfddc82SHaojin Tang  val info = Vec(CommitWidth, new RobCommitInfo)
405fa7f2c26STang Haojin  val robIdx = Vec(CommitWidth, new RobPtr)
40621e7a6c5SYinan Xu
4076474c47fSYinan Xu  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
4086474c47fSYinan Xu  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
4095844fcf0SLinJiawei}
4105844fcf0SLinJiawei
4116b102a39SHaojin Tangclass RabCommitInfo(implicit p: Parameters) extends XSBundle {
4126b102a39SHaojin Tang  val ldest = UInt(6.W)
4136b102a39SHaojin Tang  val pdest = UInt(PhyRegIdxWidth.W)
4146b102a39SHaojin Tang  val rfWen = Bool()
4156b102a39SHaojin Tang  val fpWen = Bool()
4166b102a39SHaojin Tang  val vecWen = Bool()
4176b102a39SHaojin Tang  val isMove = Bool()
4186b102a39SHaojin Tang}
4196b102a39SHaojin Tang
4206b102a39SHaojin Tangclass RabCommitIO(implicit p: Parameters) extends XSBundle {
4216b102a39SHaojin Tang  val isCommit = Bool()
4226b102a39SHaojin Tang  val commitValid = Vec(CommitWidth, Bool())
4236b102a39SHaojin Tang
4246b102a39SHaojin Tang  val isWalk = Bool()
4256b102a39SHaojin Tang  // valid bits optimized for walk
4266b102a39SHaojin Tang  val walkValid = Vec(CommitWidth, Bool())
4276b102a39SHaojin Tang
4286b102a39SHaojin Tang  val info = Vec(CommitWidth, new RabCommitInfo)
4296b102a39SHaojin Tang  val robIdx = OptionWrapper(!env.FPGAPlatform, Vec(CommitWidth, new RobPtr))
4306b102a39SHaojin Tang
4316b102a39SHaojin Tang  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
4326b102a39SHaojin Tang  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
4336b102a39SHaojin Tang}
4346b102a39SHaojin Tang
435fa7f2c26STang Haojinclass SnapshotPort(implicit p: Parameters) extends XSBundle {
436fa7f2c26STang Haojin  val snptEnq = Bool()
437fa7f2c26STang Haojin  val snptDeq = Bool()
438fa7f2c26STang Haojin  val useSnpt = Bool()
439fa7f2c26STang Haojin  val snptSelect = UInt(log2Ceil(RenameSnapshotNum).W)
440c4b56310SHaojin Tang  val flushVec = Vec(RenameSnapshotNum, Bool())
441fa7f2c26STang Haojin}
442fa7f2c26STang Haojin
4431b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle {
4445db4956bSzhanglyGit  val robIdx = new RobPtr
445037a131fSWilliam Wang  val hit = Bool()
44662f57a35SLemover  val flushState = Bool()
4471b7adedcSWilliam Wang  val sourceType = RSFeedbackType()
448c7160cd3SWilliam Wang  val dataInvalidSqIdx = new SqPtr
449037a131fSWilliam Wang}
450037a131fSWilliam Wang
451d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
452d87b76aaSWilliam Wang  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
453d87b76aaSWilliam Wang  // for instance: MemRSFeedbackIO()(updateP)
454d87b76aaSWilliam Wang  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
455d3372210SzhanglyGit  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
456d87b76aaSWilliam Wang}
457d87b76aaSWilliam Wang
4580f55a0d3SHaojin Tangclass LoadCancelIO(implicit p: Parameters) extends XSBundle {
459596af5d2SHaojin Tang  val ld1Cancel = Bool()
460596af5d2SHaojin Tang  val ld2Cancel = Bool()
4610f55a0d3SHaojin Tang}
4620f55a0d3SHaojin Tang
463f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
4645844fcf0SLinJiawei  // to backend end
4655844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
466d2b20d1aSTang Haojin  val stallReason = new StallReasonIO(DecodeWidth)
467f06ca0bfSLingrui98  val fromFtq = new FtqToCtrlIO
4685844fcf0SLinJiawei  // from backend
469f06ca0bfSLingrui98  val toFtq = Flipped(new CtrlToFtqIO)
47005cc2a4eSXuan Hu  val canAccept = Input(Bool())
4711e3fad10SLinJiawei}
472fcff7e94SZhangZifei
473f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle {
47445f497a4Shappy-lx  val mode = UInt(4.W)
47545f497a4Shappy-lx  val asid = UInt(16.W)
47645f497a4Shappy-lx  val ppn  = UInt(44.W)
47745f497a4Shappy-lx}
47845f497a4Shappy-lx
479f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct {
48045f497a4Shappy-lx  val changed = Bool()
48145f497a4Shappy-lx
48245f497a4Shappy-lx  def apply(satp_value: UInt): Unit = {
48345f497a4Shappy-lx    require(satp_value.getWidth == XLEN)
48445f497a4Shappy-lx    val sa = satp_value.asTypeOf(new SatpStruct)
48545f497a4Shappy-lx    mode := sa.mode
48645f497a4Shappy-lx    asid := sa.asid
487935edac4STang Haojin    ppn := Cat(0.U((44-PAddrBits).W), sa.ppn(PAddrBits-1, 0)).asUInt
48845f497a4Shappy-lx    changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
48945f497a4Shappy-lx  }
490fcff7e94SZhangZifei}
491f1fe8698SLemover
492f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle {
493f1fe8698SLemover  val satp = new TlbSatpBundle()
494d0de7e4aSpeixiaokun  val vsatp = new TlbSatpBundle()
495d0de7e4aSpeixiaokun  val hgatp = new TlbSatpBundle()
496fcff7e94SZhangZifei  val priv = new Bundle {
497fcff7e94SZhangZifei    val mxr = Bool()
498fcff7e94SZhangZifei    val sum = Bool()
499d0de7e4aSpeixiaokun    val vmxr = Bool()
500d0de7e4aSpeixiaokun    val vsum = Bool()
501d0de7e4aSpeixiaokun    val virt = Bool()
502d0de7e4aSpeixiaokun    val spvp = UInt(1.W)
503fcff7e94SZhangZifei    val imode = UInt(2.W)
504fcff7e94SZhangZifei    val dmode = UInt(2.W)
505fcff7e94SZhangZifei  }
5068fc4e859SZhangZifei
5078fc4e859SZhangZifei  override def toPrintable: Printable = {
5088fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
5098fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
5108fc4e859SZhangZifei  }
511fcff7e94SZhangZifei}
512fcff7e94SZhangZifei
5132225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle {
514fcff7e94SZhangZifei  val valid = Bool()
515fcff7e94SZhangZifei  val bits = new Bundle {
516fcff7e94SZhangZifei    val rs1 = Bool()
517fcff7e94SZhangZifei    val rs2 = Bool()
518fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
519d0de7e4aSpeixiaokun    val id = UInt((AsidLength).W) // asid or vmid
520f1fe8698SLemover    val flushPipe = Bool()
521d0de7e4aSpeixiaokun    val hv = Bool()
522d0de7e4aSpeixiaokun    val hg = Bool()
523fcff7e94SZhangZifei  }
5248fc4e859SZhangZifei
5258fc4e859SZhangZifei  override def toPrintable: Printable = {
526f1fe8698SLemover    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}"
5278fc4e859SZhangZifei  }
528fcff7e94SZhangZifei}
529a165bd69Swangkaifan
530de169c67SWilliam Wang// Bundle for load violation predictor updating
531de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
5322b8b2e7aSWilliam Wang  val valid = Bool()
533de169c67SWilliam Wang
534de169c67SWilliam Wang  // wait table update
535de169c67SWilliam Wang  val waddr = UInt(MemPredPCWidth.W)
5362b8b2e7aSWilliam Wang  val wdata = Bool() // true.B by default
537de169c67SWilliam Wang
538de169c67SWilliam Wang  // store set update
539de169c67SWilliam Wang  // by default, ldpc/stpc should be xor folded
540de169c67SWilliam Wang  val ldpc = UInt(MemPredPCWidth.W)
541de169c67SWilliam Wang  val stpc = UInt(MemPredPCWidth.W)
5422b8b2e7aSWilliam Wang}
5432b8b2e7aSWilliam Wang
5442225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
5452b8b2e7aSWilliam Wang  // Prefetcher
546ecccf78fSJay  val l1I_pf_enable = Output(Bool())
5472b8b2e7aSWilliam Wang  val l2_pf_enable = Output(Bool())
54885de5caeSLinJiawei  val l1D_pf_enable = Output(Bool())
54985de5caeSLinJiawei  val l1D_pf_train_on_hit = Output(Bool())
55085de5caeSLinJiawei  val l1D_pf_enable_agt = Output(Bool())
55185de5caeSLinJiawei  val l1D_pf_enable_pht = Output(Bool())
5525d13017eSLinJiawei  val l1D_pf_active_threshold = Output(UInt(4.W))
5535d13017eSLinJiawei  val l1D_pf_active_stride = Output(UInt(6.W))
554edbf1204SLinJiawei  val l1D_pf_enable_stride = Output(Bool())
555f1d78cf7SLinJiawei  val l2_pf_store_only = Output(Bool())
556ecccf78fSJay  // ICache
557ecccf78fSJay  val icache_parity_enable = Output(Bool())
558f3f22d72SYinan Xu  // Labeled XiangShan
5592b8b2e7aSWilliam Wang  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
560f3f22d72SYinan Xu  // Load violation predictor
5612b8b2e7aSWilliam Wang  val lvpred_disable = Output(Bool())
5622b8b2e7aSWilliam Wang  val no_spec_load = Output(Bool())
563c7160cd3SWilliam Wang  val storeset_wait_store = Output(Bool())
564c7160cd3SWilliam Wang  val storeset_no_fast_wakeup = Output(Bool())
565c7160cd3SWilliam Wang  val lvpred_timeout = Output(UInt(5.W))
566f3f22d72SYinan Xu  // Branch predictor
5672b8b2e7aSWilliam Wang  val bp_ctrl = Output(new BPUCtrl)
568f3f22d72SYinan Xu  // Memory Block
569f3f22d72SYinan Xu  val sbuffer_threshold = Output(UInt(4.W))
570d10a581eSWilliam Wang  val ldld_vio_check_enable = Output(Bool())
571d10a581eSWilliam Wang  val soft_prefetch_enable = Output(Bool())
572a4e57ea3SLi Qianruo  val cache_error_enable = Output(Bool())
57337225120Ssfencevma  val uncache_write_outstanding_enable = Output(Bool())
574aac4464eSYinan Xu  // Rename
5755b47c58cSYinan Xu  val fusion_enable = Output(Bool())
5765b47c58cSYinan Xu  val wfi_enable = Output(Bool())
577af2f7849Shappy-lx  // Decode
578af2f7849Shappy-lx  val svinval_enable = Output(Bool())
579af2f7849Shappy-lx
580b6982e83SLemover  // distribute csr write signal
581b6982e83SLemover  val distribute_csr = new DistributedCSRIO()
5825b0f0029SXuan Hu  // TODO: move it to a new bundle, since single step is not a custom control signal
583ddb65c47SLi Qianruo  val singlestep = Output(Bool())
58472951335SLi Qianruo  val frontend_trigger = new FrontendTdataDistributeIO()
58572951335SLi Qianruo  val mem_trigger = new MemTdataDistributeIO()
586d0de7e4aSpeixiaokun  // Virtualization Mode
587d0de7e4aSpeixiaokun  val virtMode = Output(Bool())
588b6982e83SLemover}
589b6982e83SLemover
590b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle {
5911c746d3aScui fliter  // CSR has been written by csr inst, copies of csr should be updated
592b6982e83SLemover  val w = ValidIO(new Bundle {
593b6982e83SLemover    val addr = Output(UInt(12.W))
594b6982e83SLemover    val data = Output(UInt(XLEN.W))
595b6982e83SLemover  })
5962b8b2e7aSWilliam Wang}
597e19f7967SWilliam Wang
598e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
599e19f7967SWilliam Wang  // Request csr to be updated
600e19f7967SWilliam Wang  //
601e19f7967SWilliam Wang  // Note that this request will ONLY update CSR Module it self,
602e19f7967SWilliam Wang  // copies of csr will NOT be updated, use it with care!
603e19f7967SWilliam Wang  //
604e19f7967SWilliam Wang  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
605e19f7967SWilliam Wang  val w = ValidIO(new Bundle {
606e19f7967SWilliam Wang    val addr = Output(UInt(12.W))
607e19f7967SWilliam Wang    val data = Output(UInt(XLEN.W))
608e19f7967SWilliam Wang  })
609e19f7967SWilliam Wang  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
610e19f7967SWilliam Wang    when(valid){
611e19f7967SWilliam Wang      w.bits.addr := addr
612e19f7967SWilliam Wang      w.bits.data := data
613e19f7967SWilliam Wang    }
614e19f7967SWilliam Wang    println("Distributed CSR update req registered for " + src_description)
615e19f7967SWilliam Wang  }
616e19f7967SWilliam Wang}
61772951335SLi Qianruo
6180f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
6190f59c834SWilliam Wang  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
6200f59c834SWilliam Wang  val source = Output(new Bundle() {
6210f59c834SWilliam Wang    val tag = Bool() // l1 tag array
6220f59c834SWilliam Wang    val data = Bool() // l1 data array
6230f59c834SWilliam Wang    val l2 = Bool()
6240f59c834SWilliam Wang  })
6250f59c834SWilliam Wang  val opType = Output(new Bundle() {
6260f59c834SWilliam Wang    val fetch = Bool()
6270f59c834SWilliam Wang    val load = Bool()
6280f59c834SWilliam Wang    val store = Bool()
6290f59c834SWilliam Wang    val probe = Bool()
6300f59c834SWilliam Wang    val release = Bool()
6310f59c834SWilliam Wang    val atom = Bool()
6320f59c834SWilliam Wang  })
6330f59c834SWilliam Wang  val paddr = Output(UInt(PAddrBits.W))
6340f59c834SWilliam Wang
6350f59c834SWilliam Wang  // report error and paddr to beu
6360f59c834SWilliam Wang  // bus error unit will receive error info iff ecc_error.valid
6370f59c834SWilliam Wang  val report_to_beu = Output(Bool())
6380f59c834SWilliam Wang
6390f59c834SWilliam Wang  // there is an valid error
6400f59c834SWilliam Wang  // l1 cache error will always be report to CACHE_ERROR csr
6410f59c834SWilliam Wang  val valid = Output(Bool())
6420f59c834SWilliam Wang
6430f59c834SWilliam Wang  def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = {
6440f59c834SWilliam Wang    val beu_info = Wire(new L1BusErrorUnitInfo)
6450f59c834SWilliam Wang    beu_info.ecc_error.valid := report_to_beu
6460f59c834SWilliam Wang    beu_info.ecc_error.bits := paddr
6470f59c834SWilliam Wang    beu_info
6480f59c834SWilliam Wang  }
6490f59c834SWilliam Wang}
650bc63e578SLi Qianruo
65172951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle {
65284e47f35SLi Qianruo  // frontend
653f7af4c74Schengguanghui  val frontendHit       = Vec(TriggerNum, Bool()) // en && hit
654f7af4c74Schengguanghui  val frontendCanFire   = Vec(TriggerNum, Bool())
65584e47f35SLi Qianruo  // backend
656f7af4c74Schengguanghui  val backendHit        = Vec(TriggerNum, Bool())
657f7af4c74Schengguanghui  val backendCanFire    = Vec(TriggerNum, Bool())
65884e47f35SLi Qianruo
65984e47f35SLi Qianruo  // Two situations not allowed:
66084e47f35SLi Qianruo  // 1. load data comparison
66184e47f35SLi Qianruo  // 2. store chaining with store
662f7af4c74Schengguanghui  def getFrontendCanFire = frontendCanFire.reduce(_ || _)
663f7af4c74Schengguanghui  def getBackendCanFire = backendCanFire.reduce(_ || _)
664f7af4c74Schengguanghui  def canFire = getFrontendCanFire || getBackendCanFire
665d7dd1af1SLi Qianruo  def clear(): Unit = {
666d7dd1af1SLi Qianruo    frontendHit.foreach(_ := false.B)
667f7af4c74Schengguanghui    frontendCanFire.foreach(_ := false.B)
668d7dd1af1SLi Qianruo    backendHit.foreach(_ := false.B)
669f7af4c74Schengguanghui    backendCanFire.foreach(_ := false.B)
670d7dd1af1SLi Qianruo  }
67172951335SLi Qianruo}
67272951335SLi Qianruo
673bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR
674bc63e578SLi Qianruo// to Frontend, Load and Store.
67572951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle {
676f7af4c74Schengguanghui  val tUpdate = ValidIO(new Bundle {
677f7af4c74Schengguanghui    val addr = Output(UInt(log2Up(TriggerNum).W))
67872951335SLi Qianruo    val tdata = new MatchTriggerIO
67972951335SLi Qianruo  })
680f7af4c74Schengguanghui  val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool()))
68172951335SLi Qianruo}
68272951335SLi Qianruo
68372951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle {
684f7af4c74Schengguanghui  val tUpdate = ValidIO(new Bundle {
685f7af4c74Schengguanghui    val addr = Output(UInt(log2Up(TriggerNum).W))
68672951335SLi Qianruo    val tdata = new MatchTriggerIO
68772951335SLi Qianruo  })
688f7af4c74Schengguanghui  val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool()))
68972951335SLi Qianruo}
69072951335SLi Qianruo
69172951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle {
69272951335SLi Qianruo  val matchType = Output(UInt(2.W))
69372951335SLi Qianruo  val select = Output(Bool())
69472951335SLi Qianruo  val timing = Output(Bool())
69572951335SLi Qianruo  val action = Output(Bool())
69672951335SLi Qianruo  val chain = Output(Bool())
697f7af4c74Schengguanghui  val execute = Output(Bool())
698f7af4c74Schengguanghui  val store = Output(Bool())
699f7af4c74Schengguanghui  val load = Output(Bool())
70072951335SLi Qianruo  val tdata2 = Output(UInt(64.W))
70172951335SLi Qianruo}
702b9e121dfShappy-lx
703d2b20d1aSTang Haojinclass StallReasonIO(width: Int) extends Bundle {
704d2b20d1aSTang Haojin  val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W)))
705d2b20d1aSTang Haojin  val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W)))
706d2b20d1aSTang Haojin}
707d2b20d1aSTang Haojin
708b9e121dfShappy-lx// custom l2 - l1 interface
709b9e121dfShappy-lxclass L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
710b9e121dfShappy-lx  val sourceId = UInt(log2Up(cfg.nMissEntries).W)    // tilelink sourceID -> mshr id
711d2945707SHuijin Li  val isKeyword = Bool()                             // miss entry keyword -> L1 load queue replay
712b9e121dfShappy-lx}
713f7af4c74Schengguanghui
714