1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 191e3fad10SLinJiaweiimport chisel3._ 205844fcf0SLinJiaweiimport chisel3.util._ 219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO 23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 27*dd6c0695SLingrui98import xiangshan.frontend.{GlobalHistory, ShiftingGlobalHistory, CircularGlobalHistory, AllFoldedHistories} 287447ee13SLingrui98import xiangshan.frontend.RASEntry 292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr 31c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr 32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead 33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO 34ceaf5e1fSLingrui98import utils._ 35b0ae3ac4SLinJiawei 362fbdb79bSLingrui98import scala.math.max 37d471c5aeSLingrui98import Chisel.experimental.chiselName 382225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 3988825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt 40b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry 4114a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry 42*dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories 431e3fad10SLinJiawei 44627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 453803411bSzhanglinjuan val valid = Bool() 4635fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 47fe211d16SLinJiawei 48627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 493803411bSzhanglinjuan} 503803411bSzhanglinjuan 51627c0a19Szhanglinjuanobject ValidUndirectioned { 52627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 53627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 543803411bSzhanglinjuan } 553803411bSzhanglinjuan} 563803411bSzhanglinjuan 571b7adedcSWilliam Wangobject RSFeedbackType { 5867682d05SWilliam Wang val tlbMiss = 0.U(3.W) 5967682d05SWilliam Wang val mshrFull = 1.U(3.W) 6067682d05SWilliam Wang val dataInvalid = 2.U(3.W) 6167682d05SWilliam Wang val bankConflict = 3.U(3.W) 6267682d05SWilliam Wang val ldVioCheckRedo = 4.U(3.W) 631b7adedcSWilliam Wang 6467682d05SWilliam Wang def apply() = UInt(3.W) 651b7adedcSWilliam Wang} 661b7adedcSWilliam Wang 672225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 68097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 69097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 70097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 7151b2a476Szoujr} 7251b2a476Szoujr 732225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 74f226232fSzhanglinjuan // from backend 7569cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 76f226232fSzhanglinjuan // frontend -> backend -> frontend 77f226232fSzhanglinjuan val pd = new PreDecodeInfo 788a5e9243SLinJiawei val rasSp = UInt(log2Up(RasSize).W) 792e947747SLinJiawei val rasEntry = new RASEntry 80c2ad24ebSLingrui98 // val hist = new ShiftingGlobalHistory 81*dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 82c2ad24ebSLingrui98 val histPtr = new CGHPtr 83e690b0d3SLingrui98 val phist = UInt(PathHistoryLength.W) 84e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 855df4db2aSLingrui98 val phNewBit = Bool() 86fe3a74fcSYinan Xu // need pipeline update 878a597714Szoujr val br_hit = Bool() 882e947747SLinJiawei val predTaken = Bool() 89b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 909a2e6b8aSLinJiawei val taken = Bool() 91b2e6921eSLinJiawei val isMisPred = Bool() 92d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 93d0527adfSzoujr val addIntoHist = Bool() 9414a6653fSLingrui98 9514a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 96c2ad24ebSLingrui98 // this.hist := entry.ghist 97*dd6c0695SLingrui98 this.folded_hist := entry.folded_hist 98c2ad24ebSLingrui98 this.histPtr := entry.histPtr 9914a6653fSLingrui98 this.phist := entry.phist 10014a6653fSLingrui98 this.phNewBit := entry.phNewBit 10114a6653fSLingrui98 this.rasSp := entry.rasSp 10214a6653fSLingrui98 this.rasEntry := entry.rasEntry 10314a6653fSLingrui98 this.specCnt := entry.specCnt 10414a6653fSLingrui98 this 10514a6653fSLingrui98 } 106b2e6921eSLinJiawei} 107b2e6921eSLinJiawei 1085844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 109de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1105844fcf0SLinJiawei val instr = UInt(32.W) 1115844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 112de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 113baf8def6SYinan Xu val exceptionVec = ExceptionVec() 1145844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 115faf3cfa9SLinJiawei val pd = new PreDecodeInfo 116cde9280dSLinJiawei val pred_taken = Bool() 117c84054caSLinJiawei val crossPageIPFFix = Bool() 118de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 119c7160cd3SWilliam Wang val waitForSqIdx = new SqPtr // store set predicted previous store sqIdx 120d1fe0262SWilliam Wang // Load wait is needed 121d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 122d1fe0262SWilliam Wang val loadWaitBit = Bool() 123d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 124d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 125d1fe0262SWilliam Wang val loadWaitStrict = Bool() 126de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 127884dbb3bSLinJiawei val ftqPtr = new FtqPtr 128884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1291f0e2dc7SJiawei Lin // This inst will flush all the pipe when it is the oldest inst in ROB, 1301f0e2dc7SJiawei Lin // then replay from this inst itself 1311f0e2dc7SJiawei Lin val replayInst = Bool() 1325844fcf0SLinJiawei} 1335844fcf0SLinJiawei 1342225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1352ce29ed6SLinJiawei val isAddSub = Bool() // swap23 136dc597826SJiawei Lin val typeTagIn = UInt(1.W) 137dc597826SJiawei Lin val typeTagOut = UInt(1.W) 1382ce29ed6SLinJiawei val fromInt = Bool() 1392ce29ed6SLinJiawei val wflags = Bool() 1402ce29ed6SLinJiawei val fpWen = Bool() 1412ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1422ce29ed6SLinJiawei val div = Bool() 1432ce29ed6SLinJiawei val sqrt = Bool() 1442ce29ed6SLinJiawei val fcvt = Bool() 1452ce29ed6SLinJiawei val typ = UInt(2.W) 1462ce29ed6SLinJiawei val fmt = UInt(2.W) 1472ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 148e6c6b64fSLinJiawei val rm = UInt(3.W) 149579b9f28SLinJiawei} 150579b9f28SLinJiawei 1515844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1522225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 15320e31bd1SYinan Xu val srcType = Vec(3, SrcType()) 15420e31bd1SYinan Xu val lsrc = Vec(3, UInt(5.W)) 1559a2e6b8aSLinJiawei val ldest = UInt(5.W) 1569a2e6b8aSLinJiawei val fuType = FuType() 1579a2e6b8aSLinJiawei val fuOpType = FuOpType() 1589a2e6b8aSLinJiawei val rfWen = Bool() 1599a2e6b8aSLinJiawei val fpWen = Bool() 1609a2e6b8aSLinJiawei val isXSTrap = Bool() 1612d366136SLinJiawei val noSpecExec = Bool() // wait forward 1622d366136SLinJiawei val blockBackward = Bool() // block backward 16345a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 164db34a189SLinJiawei val isRVF = Bool() 165c2a8ae00SYikeZhou val selImm = SelImm() 166b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 167a3edac52SYinan Xu val commitType = CommitType() 168579b9f28SLinJiawei val fpu = new FPUCtrlSignals 169aac4464eSYinan Xu val isMove = Bool() 170d4aca96cSlqre val singleStep = Bool() 171c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 172c88c3a2aSYinan Xu // then replay from this inst itself 173c88c3a2aSYinan Xu val replayInst = Bool() 174be25371aSYikeZhou 17588825c5cSYinan Xu private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 176c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 17788825c5cSYinan Xu 17888825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 17988825c5cSYinan Xu val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 18088825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 1814d24c305SYikeZhou commitType := DontCare 182be25371aSYikeZhou this 183be25371aSYikeZhou } 18488825c5cSYinan Xu 18588825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 18688825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 18788825c5cSYinan Xu this 18888825c5cSYinan Xu } 1895844fcf0SLinJiawei} 1905844fcf0SLinJiawei 1912225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 1925844fcf0SLinJiawei val cf = new CtrlFlow 1935844fcf0SLinJiawei val ctrl = new CtrlSignals 1945844fcf0SLinJiawei} 1955844fcf0SLinJiawei 1962225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 1978b8e745dSYikeZhou val eliminatedMove = Bool() 198ba4100caSYinan Xu // val fetchTime = UInt(64.W) 199ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 200ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 201ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 202ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 203ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 204ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 2057cef916fSYinan Xu // val commitTime = UInt(64.W) 20620edb3f7SWilliam Wang val runahead_checkpoint_id = UInt(64.W) 207ba4100caSYinan Xu} 208ba4100caSYinan Xu 20948d1472eSWilliam Wang// Separate LSQ 2102225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 211915c0dd4SYinan Xu val lqIdx = new LqPtr 2125c1ae31bSYinan Xu val sqIdx = new SqPtr 21324726fbfSWilliam Wang} 21424726fbfSWilliam Wang 215b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2162225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 21720e31bd1SYinan Xu val srcState = Vec(3, SrcState()) 21820e31bd1SYinan Xu val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 21920e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 22020e31bd1SYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 2219aca92b9SYinan Xu val robIdx = new RobPtr 222fe6452fcSYinan Xu val lqIdx = new LqPtr 223fe6452fcSYinan Xu val sqIdx = new SqPtr 224355fcd20SAllen val diffTestDebugLrScValid = Bool() 2258b8e745dSYikeZhou val eliminatedMove = Bool() 2267cef916fSYinan Xu val debugInfo = new PerfDebugInfo 22783596a03SYinan Xu def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = { 228a338f247SYinan Xu (index, rfType) match { 22920e31bd1SYinan Xu case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B) 23020e31bd1SYinan Xu case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B) 23120e31bd1SYinan Xu case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B) 23220e31bd1SYinan Xu case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B) 23320e31bd1SYinan Xu case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B) 234a338f247SYinan Xu case _ => false.B 235a338f247SYinan Xu } 236a338f247SYinan Xu } 2375c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 238c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2395c7674feSYinan Xu } 2405c7674feSYinan Xu def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U 2415c7674feSYinan Xu def doWriteFpRf: Bool = ctrl.fpWen 242c88c3a2aSYinan Xu def clearExceptions(): MicroOp = { 243c88c3a2aSYinan Xu cf.exceptionVec.map(_ := false.B) 244c88c3a2aSYinan Xu ctrl.replayInst := false.B 245c88c3a2aSYinan Xu ctrl.flushPipe := false.B 246c88c3a2aSYinan Xu this 247c88c3a2aSYinan Xu } 2485844fcf0SLinJiawei} 2495844fcf0SLinJiawei 250de169c67SWilliam Wangclass MicroOpRbExt(implicit p: Parameters) extends XSBundle { 251de169c67SWilliam Wang val uop = new MicroOp 252de169c67SWilliam Wang val flag = UInt(1.W) 253de169c67SWilliam Wang} 254de169c67SWilliam Wang 2552225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 2569aca92b9SYinan Xu val robIdx = new RobPtr 25736d7aed5SLinJiawei val ftqIdx = new FtqPtr 25836d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 259bfb958a3SYinan Xu val level = RedirectLevel() 260bfb958a3SYinan Xu val interrupt = Bool() 261c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 262bfb958a3SYinan Xu 263de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 264de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 265fe211d16SLinJiawei 26620edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 26720edb3f7SWilliam Wang 2682d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 269bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 2702d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 271a25b1bceSLinJiawei} 272a25b1bceSLinJiawei 2732225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 2745c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2755c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2765c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2775844fcf0SLinJiawei} 2785844fcf0SLinJiawei 2792b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 28060deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 28160deaca2SLinJiawei val isInt = Bool() 28260deaca2SLinJiawei val isFp = Bool() 28360deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 2845844fcf0SLinJiawei} 2855844fcf0SLinJiawei 2862225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 28772235fa4SWilliam Wang val isMMIO = Bool() 2888635f18fSwangkaifan val isPerfCnt = Bool() 2898b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 290e402d94eSWilliam Wang} 2915844fcf0SLinJiawei 2922225d46eSJiawei Linclass ExuInput(implicit p: Parameters) extends XSBundle { 2935844fcf0SLinJiawei val uop = new MicroOp 294dc597826SJiawei Lin val src = Vec(3, UInt(XLEN.W)) 2955844fcf0SLinJiawei} 2965844fcf0SLinJiawei 2972225d46eSJiawei Linclass ExuOutput(implicit p: Parameters) extends XSBundle { 2985844fcf0SLinJiawei val uop = new MicroOp 299dc597826SJiawei Lin val data = UInt(XLEN.W) 3007f1506e3SLinJiawei val fflags = UInt(5.W) 30197cfa7f8SLinJiawei val redirectValid = Bool() 30297cfa7f8SLinJiawei val redirect = new Redirect 303e402d94eSWilliam Wang val debug = new DebugBundle 3045844fcf0SLinJiawei} 3055844fcf0SLinJiawei 3062225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 30735bfeecbSYinan Xu val mtip = Input(Bool()) 30835bfeecbSYinan Xu val msip = Input(Bool()) 30935bfeecbSYinan Xu val meip = Input(Bool()) 310d4aca96cSlqre val debug = Input(Bool()) 3115844fcf0SLinJiawei} 3125844fcf0SLinJiawei 3132225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 31435bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3153fa7b737SYinan Xu val isInterrupt = Input(Bool()) 31635bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 31735bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 31835bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 31935bfeecbSYinan Xu val interrupt = Output(Bool()) 32035bfeecbSYinan Xu} 32135bfeecbSYinan Xu 3222225d46eSJiawei Linclass ExceptionInfo(implicit p: Parameters) extends XSBundle { 3233a474d38SYinan Xu val uop = new MicroOp 3243a474d38SYinan Xu val isInterrupt = Bool() 3253a474d38SYinan Xu} 3263a474d38SYinan Xu 3279aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle { 328fe6452fcSYinan Xu val ldest = UInt(5.W) 329fe6452fcSYinan Xu val rfWen = Bool() 330fe6452fcSYinan Xu val fpWen = Bool() 331a1fd7de4SLinJiawei val wflags = Bool() 332fe6452fcSYinan Xu val commitType = CommitType() 3338b8e745dSYikeZhou val eliminatedMove = Bool() 334fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 335fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 336884dbb3bSLinJiawei val ftqIdx = new FtqPtr 337884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 3385844fcf0SLinJiawei 3399ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3409ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 341fe6452fcSYinan Xu} 3425844fcf0SLinJiawei 3439aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 34421e7a6c5SYinan Xu val isWalk = Output(Bool()) 34521e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 3469aca92b9SYinan Xu val info = Vec(CommitWidth, Output(new RobCommitInfo)) 34721e7a6c5SYinan Xu 34821e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 349fe211d16SLinJiawei 35021e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 3515844fcf0SLinJiawei} 3525844fcf0SLinJiawei 3531b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 35464e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 355037a131fSWilliam Wang val hit = Bool() 35662f57a35SLemover val flushState = Bool() 3571b7adedcSWilliam Wang val sourceType = RSFeedbackType() 358c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 359037a131fSWilliam Wang} 360037a131fSWilliam Wang 361d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 362d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 363d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 364d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 365d87b76aaSWilliam Wang val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 366d87b76aaSWilliam Wang val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 367d87b76aaSWilliam Wang val isFirstIssue = Input(Bool()) 368d87b76aaSWilliam Wang} 369d87b76aaSWilliam Wang 370f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 3715844fcf0SLinJiawei // to backend end 3725844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 373f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 3745844fcf0SLinJiawei // from backend 375f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 3761e3fad10SLinJiawei} 377fcff7e94SZhangZifei 37845f497a4Shappy-lxclass SatpStruct extends Bundle { 37945f497a4Shappy-lx val mode = UInt(4.W) 38045f497a4Shappy-lx val asid = UInt(16.W) 38145f497a4Shappy-lx val ppn = UInt(44.W) 38245f497a4Shappy-lx} 38345f497a4Shappy-lx 3842225d46eSJiawei Linclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 385fcff7e94SZhangZifei val satp = new Bundle { 38645f497a4Shappy-lx val changed = Bool() 387fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 388fcff7e94SZhangZifei val asid = UInt(16.W) 389fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 39045f497a4Shappy-lx 39145f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 39245f497a4Shappy-lx require(satp_value.getWidth == XLEN) 39345f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 39445f497a4Shappy-lx mode := sa.mode 39545f497a4Shappy-lx asid := sa.asid 39645f497a4Shappy-lx ppn := sa.ppn 39745f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 39845f497a4Shappy-lx } 399fcff7e94SZhangZifei } 400fcff7e94SZhangZifei val priv = new Bundle { 401fcff7e94SZhangZifei val mxr = Bool() 402fcff7e94SZhangZifei val sum = Bool() 403fcff7e94SZhangZifei val imode = UInt(2.W) 404fcff7e94SZhangZifei val dmode = UInt(2.W) 405fcff7e94SZhangZifei } 4068fc4e859SZhangZifei 4078fc4e859SZhangZifei override def toPrintable: Printable = { 4088fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 4098fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4108fc4e859SZhangZifei } 411fcff7e94SZhangZifei} 412fcff7e94SZhangZifei 4132225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 414fcff7e94SZhangZifei val valid = Bool() 415fcff7e94SZhangZifei val bits = new Bundle { 416fcff7e94SZhangZifei val rs1 = Bool() 417fcff7e94SZhangZifei val rs2 = Bool() 418fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 41945f497a4Shappy-lx val asid = UInt(AsidLength.W) 420fcff7e94SZhangZifei } 4218fc4e859SZhangZifei 4228fc4e859SZhangZifei override def toPrintable: Printable = { 4238fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 4248fc4e859SZhangZifei } 425fcff7e94SZhangZifei} 426a165bd69Swangkaifan 427de169c67SWilliam Wang// Bundle for load violation predictor updating 428de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 4292b8b2e7aSWilliam Wang val valid = Bool() 430de169c67SWilliam Wang 431de169c67SWilliam Wang // wait table update 432de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 4332b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 434de169c67SWilliam Wang 435de169c67SWilliam Wang // store set update 436de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 437de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 438de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 4392b8b2e7aSWilliam Wang} 4402b8b2e7aSWilliam Wang 4412225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 4422b8b2e7aSWilliam Wang // Prefetcher 4432b8b2e7aSWilliam Wang val l1plus_pf_enable = Output(Bool()) 4442b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 445f3f22d72SYinan Xu // Labeled XiangShan 4462b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 447f3f22d72SYinan Xu // Load violation predictor 4482b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 4492b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 450c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 451c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 452c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 453f3f22d72SYinan Xu // Branch predictor 4542b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 455f3f22d72SYinan Xu // Memory Block 456f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 45767682d05SWilliam Wang val ldld_vio_check = Output(Bool()) 458aac4464eSYinan Xu // Rename 459aac4464eSYinan Xu val move_elim_enable = Output(Bool()) 460af2f7849Shappy-lx // Decode 461af2f7849Shappy-lx val svinval_enable = Output(Bool()) 462af2f7849Shappy-lx 463b6982e83SLemover // distribute csr write signal 464b6982e83SLemover val distribute_csr = new DistributedCSRIO() 465b6982e83SLemover} 466b6982e83SLemover 467b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 468e19f7967SWilliam Wang // CSR has been writen by csr inst, copies of csr should be updated 469b6982e83SLemover val w = ValidIO(new Bundle { 470b6982e83SLemover val addr = Output(UInt(12.W)) 471b6982e83SLemover val data = Output(UInt(XLEN.W)) 472b6982e83SLemover }) 4732b8b2e7aSWilliam Wang} 474e19f7967SWilliam Wang 475e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 476e19f7967SWilliam Wang // Request csr to be updated 477e19f7967SWilliam Wang // 478e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 479e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 480e19f7967SWilliam Wang // 481e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 482e19f7967SWilliam Wang val w = ValidIO(new Bundle { 483e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 484e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 485e19f7967SWilliam Wang }) 486e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 487e19f7967SWilliam Wang when(valid){ 488e19f7967SWilliam Wang w.bits.addr := addr 489e19f7967SWilliam Wang w.bits.data := data 490e19f7967SWilliam Wang } 491e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 492e19f7967SWilliam Wang } 493e19f7967SWilliam Wang}