11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 7d150fc4eSlinjiaweiimport xiangshan.backend.fu.fpu.Fflags 80851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 942707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 10be25371aSYikeZhouimport xiangshan.backend.decode.XDecode 115c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 1266b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 13f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 14f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 15ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst 16f634c609SLingrui98import xiangshan.frontend.GlobalHistory 17ceaf5e1fSLingrui98import utils._ 182fbdb79bSLingrui98import scala.math.max 19*d471c5aeSLingrui98import Chisel.experimental.chiselName 201e3fad10SLinJiawei 215844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 221e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 2328958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 2428958354Szhanglinjuan val mask = UInt(PredictWidth.W) 254ec80874Szoujr val pdmask = UInt(PredictWidth.W) 2642696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 2742696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 2828958354Szhanglinjuan val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 2943ad9482SLingrui98 val bpuMeta = Vec(PredictWidth, new BpuMeta) 30a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 315a67e465Szhanglinjuan val ipf = Bool() 327e6acce3Sjinyue110 val acf = Bool() 335a67e465Szhanglinjuan val crossPageIPFFix = Bool() 340f94ebecSzoujr val predTaken = Bool() 351e3fad10SLinJiawei} 361e3fad10SLinJiawei 37627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 383803411bSzhanglinjuan val valid = Bool() 3935fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 40627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 413803411bSzhanglinjuan} 423803411bSzhanglinjuan 43627c0a19Szhanglinjuanobject ValidUndirectioned { 44627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 45627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 463803411bSzhanglinjuan } 473803411bSzhanglinjuan} 483803411bSzhanglinjuan 49534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter { 502fbdb79bSLingrui98 def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_) 512fbdb79bSLingrui98 def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_)) 522fbdb79bSLingrui98 def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1 532fbdb79bSLingrui98 val tageTaken = if (useSC) Bool() else UInt(0.W) 542fbdb79bSLingrui98 val scUsed = if (useSC) Bool() else UInt(0.W) 552fbdb79bSLingrui98 val scPred = if (useSC) Bool() else UInt(0.W) 562fbdb79bSLingrui98 // Suppose ctrbits of all tables are identical 572fbdb79bSLingrui98 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 586b98bdcbSLingrui98 val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W) 592fbdb79bSLingrui98} 602fbdb79bSLingrui98 61f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter { 62627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 631e7d14a8Szhanglinjuan val altDiffers = Bool() 641e7d14a8Szhanglinjuan val providerU = UInt(2.W) 651e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 66627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 676b98bdcbSLingrui98 val taken = Bool() 682fbdb79bSLingrui98 val scMeta = new SCMeta(EnableSC) 691e7d14a8Szhanglinjuan} 701e7d14a8Szhanglinjuan 71*d471c5aeSLingrui98@chiselName 72ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst { 73ceaf5e1fSLingrui98 // val redirect = Bool() 74ceaf5e1fSLingrui98 val takens = UInt(PredictWidth.W) 75ceaf5e1fSLingrui98 // val jmpIdx = UInt(log2Up(PredictWidth).W) 76ceaf5e1fSLingrui98 val brMask = UInt(PredictWidth.W) 77ceaf5e1fSLingrui98 val jalMask = UInt(PredictWidth.W) 78ceaf5e1fSLingrui98 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 79ceaf5e1fSLingrui98 80ceaf5e1fSLingrui98 // marks the last 2 bytes of this fetch packet 81ceaf5e1fSLingrui98 // val endsAtTheEndOfFirstBank = Bool() 82ceaf5e1fSLingrui98 // val endsAtTheEndOfLastBank = Bool() 83ceaf5e1fSLingrui98 84ceaf5e1fSLingrui98 // half RVI could only start at the end of a bank 85ceaf5e1fSLingrui98 val firstBankHasHalfRVI = Bool() 86ceaf5e1fSLingrui98 val lastBankHasHalfRVI = Bool() 87ceaf5e1fSLingrui98 88818ec9f9SLingrui98 // assumes that only one of the two conditions could be true 89*d471c5aeSLingrui98 def lastHalfRVIMask = Cat(lastBankHasHalfRVI.asUInt, 0.U((bankWidth-1).W), firstBankHasHalfRVI.asUInt, 0.U((bankWidth-1).W)).suggestName("lastHalfRVIMask") 90ceaf5e1fSLingrui98 91*d471c5aeSLingrui98 def lastHalfRVIClearMask = ~lastHalfRVIMask.suggestName("lastHalfRVIClearMask") 92ceaf5e1fSLingrui98 // is taken from half RVI 93*d471c5aeSLingrui98 def lastHalfRVITaken = ((takens(bankWidth-1) && firstBankHasHalfRVI) || (takens(PredictWidth-1) && lastBankHasHalfRVI)).suggestName("lastHalfRVITaken") 94ceaf5e1fSLingrui98 95*d471c5aeSLingrui98 def lastHalfRVIIdx = Mux(firstBankHasHalfRVI, (bankWidth-1).U, (PredictWidth-1).U).suggestName("lastHalfRVIIdx") 96ceaf5e1fSLingrui98 // should not be used if not lastHalfRVITaken 97*d471c5aeSLingrui98 def lastHalfRVITarget = Mux(firstBankHasHalfRVI, targets(bankWidth-1), targets(PredictWidth-1)).suggestName("lastHalfRVITarget") 98ceaf5e1fSLingrui98 99*d471c5aeSLingrui98 def realTakens = (takens & lastHalfRVIClearMask).suggestName("realTakens") 100*d471c5aeSLingrui98 def realBrMask = (brMask & lastHalfRVIClearMask).suggestName("realBrMask") 101*d471c5aeSLingrui98 def realJalMask = (jalMask & lastHalfRVIClearMask).suggestName("realJalMask") 102ceaf5e1fSLingrui98 103*d471c5aeSLingrui98 def brNotTakens = (~takens & realBrMask).suggestName("brNotTakens") 104ceaf5e1fSLingrui98 def sawNotTakenBr = VecInit((0 until PredictWidth).map(i => 105*d471c5aeSLingrui98 (if (i == 0) false.B else ParallelORR(brNotTakens(i-1,0))))).suggestName("sawNotTakenBr") 106580c7a5eSLingrui98 // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR 107*d471c5aeSLingrui98 def unmaskedJmpIdx = ParallelPriorityEncoder(takens).suggestName("unmaskedJmpIdx") 108818ec9f9SLingrui98 // if not taken before the half RVI inst 109*d471c5aeSLingrui98 def saveHalfRVI = ((firstBankHasHalfRVI && !(ParallelORR(takens(bankWidth-2,0)))) || 110*d471c5aeSLingrui98 (lastBankHasHalfRVI && !(ParallelORR(takens(PredictWidth-2,0))))).suggestName("saveHalfRVI") 111ceaf5e1fSLingrui98 // could get PredictWidth-1 when only the first bank is valid 112*d471c5aeSLingrui98 def jmpIdx = ParallelPriorityEncoder(realTakens).suggestName("jmpIdx") 113ceaf5e1fSLingrui98 // only used when taken 114*d471c5aeSLingrui98 def target = ParallelPriorityMux(realTakens, targets).suggestName("target") 115*d471c5aeSLingrui98 def taken = ParallelORR(realTakens).suggestName("taken") 116*d471c5aeSLingrui98 def takenOnBr = taken && ParallelPriorityMux(realTakens, realBrMask.asBools).suggestName("takenOnBr") 117*d471c5aeSLingrui98 def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(realTakens, sawNotTakenBr), ParallelORR(brNotTakens)).suggestName("hasNotTakenBrs") 1186fb61704Szhanglinjuan} 1196fb61704Szhanglinjuan 12043ad9482SLingrui98class BpuMeta extends XSBundle with HasBPUParameter { 12153bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 122e3aeae54SLingrui98 val ubtbHits = Bool() 12353bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 124035fad39SGouLingrui val btbHitJal = Bool() 125e3aeae54SLingrui98 val bimCtr = UInt(2.W) 12645e96f83Szhanglinjuan val tageMeta = new TageMeta 12745e96f83Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 12845e96f83Szhanglinjuan val rasTopCtr = UInt(8.W) 129ed809609Sjinyue110 val rasToqAddr = UInt(VAddrBits.W) 130c5ed092cSLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 1317d053a60Szhanglinjuan val specCnt = UInt(10.W) 132f634c609SLingrui98 // for global history 13303746a0dSLingrui98 val predTaken = Bool() 134f634c609SLingrui98 val hist = new GlobalHistory 135f634c609SLingrui98 val predHist = new GlobalHistory 1364a5c1190SGouLingrui val sawNotTakenBranch = Bool() 137f226232fSzhanglinjuan 1383a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1393a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1403a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 141f226232fSzhanglinjuan 142f634c609SLingrui98 // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 143f634c609SLingrui98 // this.histPtr := histPtr 144f634c609SLingrui98 // this.tageMeta := tageMeta 145f634c609SLingrui98 // this.rasSp := rasSp 146f634c609SLingrui98 // this.rasTopCtr := rasTopCtr 147f634c609SLingrui98 // this.asUInt 148f634c609SLingrui98 // } 149f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 150f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 15166b0d0c3Szhanglinjuan} 15266b0d0c3Szhanglinjuan 15304fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst { 154ceaf5e1fSLingrui98 val hasLastHalfRVI = Bool() 1556215f044SLingrui98 val mask = UInt(PredictWidth.W) 15657c3c8deSLingrui98 val lastHalf = UInt(nBanksInPacket.W) 1576215f044SLingrui98 val pd = Vec(PredictWidth, (new PreDecodeInfo)) 1585844fcf0SLinJiawei} 1595844fcf0SLinJiawei 16043ad9482SLingrui98class CfiUpdateInfo extends XSBundle { 161f226232fSzhanglinjuan // from backend 16269cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 163608ba82cSzhanglinjuan val pnpc = UInt(VAddrBits.W) 1646215f044SLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 165f226232fSzhanglinjuan // frontend -> backend -> frontend 166f226232fSzhanglinjuan val pd = new PreDecodeInfo 16743ad9482SLingrui98 val bpuMeta = new BpuMeta 168fe3a74fcSYinan Xu 169fe3a74fcSYinan Xu // need pipeline update 170fe3a74fcSYinan Xu val target = UInt(VAddrBits.W) 171ae97381fSYinan Xu val brTarget = UInt(VAddrBits.W) 172fe3a74fcSYinan Xu val taken = Bool() 173fe3a74fcSYinan Xu val isMisPred = Bool() 174fe3a74fcSYinan Xu val brTag = new BrqPtr 175ae97381fSYinan Xu val isReplay = Bool() 176b2e6921eSLinJiawei} 177b2e6921eSLinJiawei 178b2e6921eSLinJiawei// Dequeue DecodeWidth insts from Ibuffer 179b2e6921eSLinJiaweiclass CtrlFlow extends XSBundle { 180b2e6921eSLinJiawei val instr = UInt(32.W) 181b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 182b2e6921eSLinJiawei val exceptionVec = Vec(16, Bool()) 183b2e6921eSLinJiawei val intrVec = Vec(12, Bool()) 18443ad9482SLingrui98 val brUpdate = new CfiUpdateInfo 185c84054caSLinJiawei val crossPageIPFFix = Bool() 1865844fcf0SLinJiawei} 1875844fcf0SLinJiawei 1885844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1895844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 1909a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 1919a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 1929a2e6b8aSLinJiawei val ldest = UInt(5.W) 1939a2e6b8aSLinJiawei val fuType = FuType() 1949a2e6b8aSLinJiawei val fuOpType = FuOpType() 1959a2e6b8aSLinJiawei val rfWen = Bool() 1969a2e6b8aSLinJiawei val fpWen = Bool() 1979a2e6b8aSLinJiawei val isXSTrap = Bool() 1982d366136SLinJiawei val noSpecExec = Bool() // wait forward 1992d366136SLinJiawei val blockBackward = Bool() // block backward 20045a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 201db34a189SLinJiawei val isRVF = Bool() 202c2a8ae00SYikeZhou val selImm = SelImm() 203db34a189SLinJiawei val imm = UInt(XLEN.W) 204a3edac52SYinan Xu val commitType = CommitType() 205be25371aSYikeZhou 206be25371aSYikeZhou def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = { 207be25371aSYikeZhou val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 208be25371aSYikeZhou val signals = 2094d24c305SYikeZhou Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen, 210c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 211be25371aSYikeZhou signals zip decoder map { case(s, d) => s := d } 2124d24c305SYikeZhou commitType := DontCare 213be25371aSYikeZhou this 214be25371aSYikeZhou } 2155844fcf0SLinJiawei} 2165844fcf0SLinJiawei 2175844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 2185844fcf0SLinJiawei val cf = new CtrlFlow 2195844fcf0SLinJiawei val ctrl = new CtrlSignals 220bfa4b2b4SLinJiawei val brTag = new BrqPtr 2215844fcf0SLinJiawei} 2225844fcf0SLinJiawei 223fe6452fcSYinan Xuclass LSIdx extends XSBundle { 224915c0dd4SYinan Xu val lqIdx = new LqPtr 2255c1ae31bSYinan Xu val sqIdx = new SqPtr 226b2e6921eSLinJiawei} 227054d37b6SLinJiawei 228b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 229fe6452fcSYinan Xuclass MicroOp extends CfCtrl { 2309a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 2319a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 23242707b3bSYinan Xu val roqIdx = new RoqPtr 233fe6452fcSYinan Xu val lqIdx = new LqPtr 234fe6452fcSYinan Xu val sqIdx = new SqPtr 235355fcd20SAllen val diffTestDebugLrScValid = Bool() 2365844fcf0SLinJiawei} 2375844fcf0SLinJiawei 2384d8e0a7fSYinan Xuclass Redirect extends XSBundle { 23942707b3bSYinan Xu val roqIdx = new RoqPtr 240bfb958a3SYinan Xu val level = RedirectLevel() 241bfb958a3SYinan Xu val interrupt = Bool() 242b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 243b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 244b2e6921eSLinJiawei val brTag = new BrqPtr 245bfb958a3SYinan Xu 246bfb958a3SYinan Xu def isUnconditional() = RedirectLevel.isUnconditional(level) 247bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 248bfb958a3SYinan Xu def isException() = RedirectLevel.isException(level) 249a25b1bceSLinJiawei} 250a25b1bceSLinJiawei 2515844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 2525c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2535c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2545c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2555844fcf0SLinJiawei} 2565844fcf0SLinJiawei 25760deaca2SLinJiaweiclass ReplayPregReq extends XSBundle { 25860deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 25960deaca2SLinJiawei val isInt = Bool() 26060deaca2SLinJiawei val isFp = Bool() 26160deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 26260deaca2SLinJiawei} 26360deaca2SLinJiawei 264e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 26572235fa4SWilliam Wang val isMMIO = Bool() 266e402d94eSWilliam Wang} 2675844fcf0SLinJiawei 2685844fcf0SLinJiaweiclass ExuInput extends XSBundle { 2695844fcf0SLinJiawei val uop = new MicroOp 2709684eb4fSLinJiawei val src1, src2, src3 = UInt((XLEN+1).W) 2715844fcf0SLinJiawei} 2725844fcf0SLinJiawei 2735844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 2745844fcf0SLinJiawei val uop = new MicroOp 2759684eb4fSLinJiawei val data = UInt((XLEN+1).W) 276d150fc4eSlinjiawei val fflags = new Fflags 27797cfa7f8SLinJiawei val redirectValid = Bool() 27897cfa7f8SLinJiawei val redirect = new Redirect 27943ad9482SLingrui98 val brUpdate = new CfiUpdateInfo 280e402d94eSWilliam Wang val debug = new DebugBundle 2815844fcf0SLinJiawei} 2825844fcf0SLinJiawei 28335bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle { 28435bfeecbSYinan Xu val mtip = Input(Bool()) 28535bfeecbSYinan Xu val msip = Input(Bool()) 28635bfeecbSYinan Xu val meip = Input(Bool()) 28735bfeecbSYinan Xu} 28835bfeecbSYinan Xu 28935bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle { 29035bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 2913fa7b737SYinan Xu val isInterrupt = Input(Bool()) 29235bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 29335bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 29435bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 29535bfeecbSYinan Xu val interrupt = Output(Bool()) 29635bfeecbSYinan Xu} 29735bfeecbSYinan Xu 298fe6452fcSYinan Xuclass RoqCommitInfo extends XSBundle { 299fe6452fcSYinan Xu val ldest = UInt(5.W) 300fe6452fcSYinan Xu val rfWen = Bool() 301fe6452fcSYinan Xu val fpWen = Bool() 302fe6452fcSYinan Xu val commitType = CommitType() 303fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 304fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 305fe6452fcSYinan Xu val lqIdx = new LqPtr 306fe6452fcSYinan Xu val sqIdx = new SqPtr 3079ecac1e8SYinan Xu 3089ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3099ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 310fe6452fcSYinan Xu} 3115844fcf0SLinJiawei 31221e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle { 31321e7a6c5SYinan Xu val isWalk = Output(Bool()) 31421e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 315fe6452fcSYinan Xu val info = Vec(CommitWidth, Output(new RoqCommitInfo)) 31621e7a6c5SYinan Xu 31721e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 31821e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 3195844fcf0SLinJiawei} 3205844fcf0SLinJiawei 32142707b3bSYinan Xuclass TlbFeedback extends XSBundle { 32242707b3bSYinan Xu val roqIdx = new RoqPtr 323037a131fSWilliam Wang val hit = Bool() 324037a131fSWilliam Wang} 325037a131fSWilliam Wang 3265844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 3275844fcf0SLinJiawei // to backend end 3285844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 3295844fcf0SLinJiawei // from backend 3308b922c39SYinan Xu val redirect = Flipped(ValidIO(UInt(VAddrBits.W))) 33143ad9482SLingrui98 // val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 33243ad9482SLingrui98 val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 3331e3fad10SLinJiawei} 334fcff7e94SZhangZifei 335fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle { 336fcff7e94SZhangZifei val satp = new Bundle { 337fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 338fcff7e94SZhangZifei val asid = UInt(16.W) 339fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 340fcff7e94SZhangZifei } 341fcff7e94SZhangZifei val priv = new Bundle { 342fcff7e94SZhangZifei val mxr = Bool() 343fcff7e94SZhangZifei val sum = Bool() 344fcff7e94SZhangZifei val imode = UInt(2.W) 345fcff7e94SZhangZifei val dmode = UInt(2.W) 346fcff7e94SZhangZifei } 3478fc4e859SZhangZifei 3488fc4e859SZhangZifei override def toPrintable: Printable = { 3498fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 3508fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 3518fc4e859SZhangZifei } 352fcff7e94SZhangZifei} 353fcff7e94SZhangZifei 354fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle { 355fcff7e94SZhangZifei val valid = Bool() 356fcff7e94SZhangZifei val bits = new Bundle { 357fcff7e94SZhangZifei val rs1 = Bool() 358fcff7e94SZhangZifei val rs2 = Bool() 359fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 360fcff7e94SZhangZifei } 3618fc4e859SZhangZifei 3628fc4e859SZhangZifei override def toPrintable: Printable = { 3638fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 3648fc4e859SZhangZifei } 365fcff7e94SZhangZifei} 366