xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision d2b20d1a96e238e36a849bd253f65ec7b6a5db38)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
171e3fad10SLinJiaweipackage xiangshan
181e3fad10SLinJiawei
191e3fad10SLinJiaweiimport chisel3._
205844fcf0SLinJiaweiimport chisel3.util._
219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO
23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode}
245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
27bcce877bSYinan Xuimport xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory}
287447ee13SLingrui98import xiangshan.frontend.RASEntry
292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl
30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr
31c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr
32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead
33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO
34b9e121dfShappy-lximport xiangshan.cache.HasDCacheParameters
35ceaf5e1fSLingrui98import utils._
363c02ee8fSwakafaimport utility._
37b0ae3ac4SLinJiawei
382fbdb79bSLingrui98import scala.math.max
39d471c5aeSLingrui98import Chisel.experimental.chiselName
402225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
4188825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt
42bcce877bSYinan Xuimport xiangshan.backend.exu.ExuConfig
43b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry
4414a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry
45dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories
4667402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits
471e3fad10SLinJiawei
48627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
493803411bSzhanglinjuan  val valid = Bool()
5035fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
51fe211d16SLinJiawei
523803411bSzhanglinjuan}
533803411bSzhanglinjuan
54627c0a19Szhanglinjuanobject ValidUndirectioned {
55627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
56627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
573803411bSzhanglinjuan  }
583803411bSzhanglinjuan}
593803411bSzhanglinjuan
601b7adedcSWilliam Wangobject RSFeedbackType {
61e4f69d78Ssfencevma  val lrqFull = 0.U(3.W)
62e4f69d78Ssfencevma  val tlbMiss = 1.U(3.W)
63e4f69d78Ssfencevma  val mshrFull = 2.U(3.W)
64e4f69d78Ssfencevma  val dataInvalid = 3.U(3.W)
65e4f69d78Ssfencevma  val bankConflict = 4.U(3.W)
66e4f69d78Ssfencevma  val ldVioCheckRedo = 5.U(3.W)
67eb163ef0SHaojin Tang  val feedbackInvalid = 7.U(3.W)
68eb163ef0SHaojin Tang
69e4f69d78Ssfencevma  val allTypes = 8
7067682d05SWilliam Wang  def apply() = UInt(3.W)
711b7adedcSWilliam Wang}
721b7adedcSWilliam Wang
732225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle {
74097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
75097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
76097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
7751b2a476Szoujr}
7851b2a476Szoujr
792225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
80f226232fSzhanglinjuan  // from backend
8169cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
82f226232fSzhanglinjuan  // frontend -> backend -> frontend
83f226232fSzhanglinjuan  val pd = new PreDecodeInfo
848a5e9243SLinJiawei  val rasSp = UInt(log2Up(RasSize).W)
852e947747SLinJiawei  val rasEntry = new RASEntry
86c2ad24ebSLingrui98  // val hist = new ShiftingGlobalHistory
87dd6c0695SLingrui98  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
8867402d75SLingrui98  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
8967402d75SLingrui98  val lastBrNumOH = UInt((numBr+1).W)
90b37e4b45SLingrui98  val ghr = UInt(UbtbGHRLength.W)
91c2ad24ebSLingrui98  val histPtr = new CGHPtr
92e7b046c5Szoujr  val specCnt = Vec(numBr, UInt(10.W))
93fe3a74fcSYinan Xu  // need pipeline update
94*d2b20d1aSTang Haojin  val br_hit = Bool() // if in ftb entry
95*d2b20d1aSTang Haojin  val jr_hit = Bool() // if in ftb entry
96*d2b20d1aSTang Haojin  val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit
972e947747SLinJiawei  val predTaken = Bool()
98b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
999a2e6b8aSLinJiawei  val taken = Bool()
100b2e6921eSLinJiawei  val isMisPred = Bool()
101d0527adfSzoujr  val shift = UInt((log2Ceil(numBr)+1).W)
102d0527adfSzoujr  val addIntoHist = Bool()
10314a6653fSLingrui98
10414a6653fSLingrui98  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
105c2ad24ebSLingrui98    // this.hist := entry.ghist
106dd6c0695SLingrui98    this.folded_hist := entry.folded_hist
10767402d75SLingrui98    this.lastBrNumOH := entry.lastBrNumOH
10867402d75SLingrui98    this.afhob := entry.afhob
109c2ad24ebSLingrui98    this.histPtr := entry.histPtr
11014a6653fSLingrui98    this.rasSp := entry.rasSp
111c2d1ec7dSLingrui98    this.rasEntry := entry.rasTop
11214a6653fSLingrui98    this
11314a6653fSLingrui98  }
114b2e6921eSLinJiawei}
115b2e6921eSLinJiawei
1165844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
117de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle {
1185844fcf0SLinJiawei  val instr = UInt(32.W)
1195844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
120de169c67SWilliam Wang  val foldpc = UInt(MemPredPCWidth.W)
121baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
12272951335SLi Qianruo  val trigger = new TriggerCf
123faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
124cde9280dSLinJiawei  val pred_taken = Bool()
125c84054caSLinJiawei  val crossPageIPFFix = Bool()
126de169c67SWilliam Wang  val storeSetHit = Bool() // inst has been allocated an store set
127980c1bc3SWilliam Wang  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
128d1fe0262SWilliam Wang  // Load wait is needed
129d1fe0262SWilliam Wang  // load inst will not be executed until former store (predicted by mdp) addr calcuated
130d1fe0262SWilliam Wang  val loadWaitBit = Bool()
131d1fe0262SWilliam Wang  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
132d1fe0262SWilliam Wang  // load inst will not be executed until ALL former store addr calcuated
133d1fe0262SWilliam Wang  val loadWaitStrict = Bool()
134de169c67SWilliam Wang  val ssid = UInt(SSIDWidth.W)
135884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
136884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1375844fcf0SLinJiawei}
1385844fcf0SLinJiawei
13972951335SLi Qianruo
1402225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
1412ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
142dc597826SJiawei Lin  val typeTagIn = UInt(1.W)
143dc597826SJiawei Lin  val typeTagOut = UInt(1.W)
1442ce29ed6SLinJiawei  val fromInt = Bool()
1452ce29ed6SLinJiawei  val wflags = Bool()
1462ce29ed6SLinJiawei  val fpWen = Bool()
1472ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
1482ce29ed6SLinJiawei  val div = Bool()
1492ce29ed6SLinJiawei  val sqrt = Bool()
1502ce29ed6SLinJiawei  val fcvt = Bool()
1512ce29ed6SLinJiawei  val typ = UInt(2.W)
1522ce29ed6SLinJiawei  val fmt = UInt(2.W)
1532ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
154e6c6b64fSLinJiawei  val rm = UInt(3.W)
155579b9f28SLinJiawei}
156579b9f28SLinJiawei
1575844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1582225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle {
1598744445eSMaxpicca-Li  val debug_globalID = UInt(XLEN.W)
16020e31bd1SYinan Xu  val srcType = Vec(3, SrcType())
16120e31bd1SYinan Xu  val lsrc = Vec(3, UInt(5.W))
1629a2e6b8aSLinJiawei  val ldest = UInt(5.W)
1639a2e6b8aSLinJiawei  val fuType = FuType()
1649a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1659a2e6b8aSLinJiawei  val rfWen = Bool()
1669a2e6b8aSLinJiawei  val fpWen = Bool()
1679a2e6b8aSLinJiawei  val isXSTrap = Bool()
1682d366136SLinJiawei  val noSpecExec = Bool() // wait forward
1692d366136SLinJiawei  val blockBackward = Bool() // block backward
17045a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
171c2a8ae00SYikeZhou  val selImm = SelImm()
172b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
173a3edac52SYinan Xu  val commitType = CommitType()
174579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
175aac4464eSYinan Xu  val isMove = Bool()
176d4aca96cSlqre  val singleStep = Bool()
177c88c3a2aSYinan Xu  // This inst will flush all the pipe when it is the oldest inst in ROB,
178c88c3a2aSYinan Xu  // then replay from this inst itself
179c88c3a2aSYinan Xu  val replayInst = Bool()
180be25371aSYikeZhou
18188825c5cSYinan Xu  private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen,
1826e7c9679Shuxuan0307    isXSTrap, noSpecExec, blockBackward, flushPipe, selImm)
18388825c5cSYinan Xu
18488825c5cSYinan Xu  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
18588825c5cSYinan Xu    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
18688825c5cSYinan Xu    allSignals zip decoder foreach { case (s, d) => s := d }
1874d24c305SYikeZhou    commitType := DontCare
188be25371aSYikeZhou    this
189be25371aSYikeZhou  }
19088825c5cSYinan Xu
19188825c5cSYinan Xu  def decode(bit: List[BitPat]): CtrlSignals = {
19288825c5cSYinan Xu    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
19388825c5cSYinan Xu    this
19488825c5cSYinan Xu  }
195b6900d94SYinan Xu
196b6900d94SYinan Xu  def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi
197f025d715SYinan Xu  def isSoftPrefetch: Bool = {
198f025d715SYinan Xu    fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U
199f025d715SYinan Xu  }
2005844fcf0SLinJiawei}
2015844fcf0SLinJiawei
2022225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle {
2035844fcf0SLinJiawei  val cf = new CtrlFlow
2045844fcf0SLinJiawei  val ctrl = new CtrlSignals
2055844fcf0SLinJiawei}
2065844fcf0SLinJiawei
2072225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle {
2088b8e745dSYikeZhou  val eliminatedMove = Bool()
2098744445eSMaxpicca-Li  // val fetchTime = UInt(XLEN.W)
210ebb8ebf8SYinan Xu  val renameTime = UInt(XLEN.W)
211ebb8ebf8SYinan Xu  val dispatchTime = UInt(XLEN.W)
212ebb8ebf8SYinan Xu  val enqRsTime = UInt(XLEN.W)
213ebb8ebf8SYinan Xu  val selectTime = UInt(XLEN.W)
214ebb8ebf8SYinan Xu  val issueTime = UInt(XLEN.W)
215ebb8ebf8SYinan Xu  val writebackTime = UInt(XLEN.W)
2168744445eSMaxpicca-Li  // val commitTime = UInt(XLEN.W)
2178744445eSMaxpicca-Li  val runahead_checkpoint_id = UInt(XLEN.W)
2188744445eSMaxpicca-Li  val tlbFirstReqTime = UInt(XLEN.W)
2198744445eSMaxpicca-Li  val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit)
220ba4100caSYinan Xu}
221ba4100caSYinan Xu
22248d1472eSWilliam Wang// Separate LSQ
2232225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle {
224915c0dd4SYinan Xu  val lqIdx = new LqPtr
2255c1ae31bSYinan Xu  val sqIdx = new SqPtr
22624726fbfSWilliam Wang}
22724726fbfSWilliam Wang
228b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
2292225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl {
23020e31bd1SYinan Xu  val srcState = Vec(3, SrcState())
23120e31bd1SYinan Xu  val psrc = Vec(3, UInt(PhyRegIdxWidth.W))
23220e31bd1SYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
23320e31bd1SYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
2349aca92b9SYinan Xu  val robIdx = new RobPtr
235fe6452fcSYinan Xu  val lqIdx = new LqPtr
236fe6452fcSYinan Xu  val sqIdx = new SqPtr
2378b8e745dSYikeZhou  val eliminatedMove = Bool()
2387cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
2399d4e1137SYinan Xu  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
240bcce877bSYinan Xu    val stateReady = srcState(index) === SrcState.rdy || ignoreState.B
241bcce877bSYinan Xu    val readReg = if (isFp) {
242bcce877bSYinan Xu      ctrl.srcType(index) === SrcType.fp
243bcce877bSYinan Xu    } else {
244bcce877bSYinan Xu      ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U
245a338f247SYinan Xu    }
246bcce877bSYinan Xu    readReg && stateReady
247a338f247SYinan Xu  }
2485c7674feSYinan Xu  def srcIsReady: Vec[Bool] = {
249c9ebdf90SYinan Xu    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
2505c7674feSYinan Xu  }
2516ab6918fSYinan Xu  def clearExceptions(
2526ab6918fSYinan Xu    exceptionBits: Seq[Int] = Seq(),
2536ab6918fSYinan Xu    flushPipe: Boolean = false,
2546ab6918fSYinan Xu    replayInst: Boolean = false
2556ab6918fSYinan Xu  ): MicroOp = {
2566ab6918fSYinan Xu    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
2576ab6918fSYinan Xu    if (!flushPipe) { ctrl.flushPipe := false.B }
2586ab6918fSYinan Xu    if (!replayInst) { ctrl.replayInst := false.B }
259c88c3a2aSYinan Xu    this
260c88c3a2aSYinan Xu  }
261a19215ddSYinan Xu  // Assume only the LUI instruction is decoded with IMM_U in ALU.
262a19215ddSYinan Xu  def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu
263bcce877bSYinan Xu  // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType).
264bcce877bSYinan Xu  def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = {
265bcce877bSYinan Xu    successor.map{ case (src, srcType) =>
266bcce877bSYinan Xu      val pdestMatch = pdest === src
267bcce877bSYinan Xu      // For state: no need to check whether src is x0/imm/pc because they are always ready.
268bcce877bSYinan Xu      val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B
269bcce877bSYinan Xu      val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B
270bcce877bSYinan Xu      val bothIntFp = exuCfg.readIntRf && exuCfg.readFpRf
271bcce877bSYinan Xu      val bothStateMatch = Mux(SrcType.regIsFp(srcType), fpMatch, rfStateMatch)
272bcce877bSYinan Xu      val stateCond = pdestMatch && (if (bothIntFp) bothStateMatch else rfStateMatch || fpMatch)
273bcce877bSYinan Xu      // For data: types are matched and int pdest is not $zero.
274bcce877bSYinan Xu      val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B
275bcce877bSYinan Xu      val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType))
276bcce877bSYinan Xu      (stateCond, dataCond)
277bcce877bSYinan Xu    }
278bcce877bSYinan Xu  }
279bcce877bSYinan Xu  // This MicroOp is used to wakeup another uop (the successor: MicroOp).
280bcce877bSYinan Xu  def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = {
281bcce877bSYinan Xu    wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg)
282bcce877bSYinan Xu  }
28374515c5aSYinan Xu  def isJump: Bool = FuType.isJumpExu(ctrl.fuType)
2845844fcf0SLinJiawei}
2855844fcf0SLinJiawei
28646f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
287de169c67SWilliam Wang  val uop = new MicroOp
28846f74b57SHaojin Tang}
28946f74b57SHaojin Tang
29046f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
291de169c67SWilliam Wang  val flag = UInt(1.W)
292de169c67SWilliam Wang}
293de169c67SWilliam Wang
2942225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle {
2959aca92b9SYinan Xu  val robIdx = new RobPtr
29636d7aed5SLinJiawei  val ftqIdx = new FtqPtr
29736d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
298bfb958a3SYinan Xu  val level = RedirectLevel()
299bfb958a3SYinan Xu  val interrupt = Bool()
300c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
301bfb958a3SYinan Xu
302de169c67SWilliam Wang  val stFtqIdx = new FtqPtr // for load violation predict
303de169c67SWilliam Wang  val stFtqOffset = UInt(log2Up(PredictWidth).W)
304fe211d16SLinJiawei
30520edb3f7SWilliam Wang  val debug_runahead_checkpoint_id = UInt(64.W)
306*d2b20d1aSTang Haojin  val debugIsCtrl = Bool()
307*d2b20d1aSTang Haojin  val debugIsMemVio = Bool()
30820edb3f7SWilliam Wang
3092d7c7105SYinan Xu  // def isUnconditional() = RedirectLevel.isUnconditional(level)
310bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
3112d7c7105SYinan Xu  // def isException() = RedirectLevel.isException(level)
312a25b1bceSLinJiawei}
313a25b1bceSLinJiawei
3142225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
3155c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
3165c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
3175c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
3185844fcf0SLinJiawei}
3195844fcf0SLinJiawei
3202b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle {
32160deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
32260deaca2SLinJiawei  val isInt = Bool()
32360deaca2SLinJiawei  val isFp = Bool()
32460deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
3255844fcf0SLinJiawei}
3265844fcf0SLinJiawei
3272225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle {
32872235fa4SWilliam Wang  val isMMIO = Bool()
3298635f18fSwangkaifan  val isPerfCnt = Bool()
3308b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
33172951335SLi Qianruo  val vaddr = UInt(VAddrBits.W)
3328744445eSMaxpicca-Li  /* add L/S inst info in EXU */
3338744445eSMaxpicca-Li  // val L1toL2TlbLatency = UInt(XLEN.W)
3348744445eSMaxpicca-Li  // val levelTlbHit = UInt(2.W)
335e402d94eSWilliam Wang}
3365844fcf0SLinJiawei
33746f74b57SHaojin Tangclass ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp {
338dc597826SJiawei Lin  val src = Vec(3, UInt(XLEN.W))
3395844fcf0SLinJiawei}
3405844fcf0SLinJiawei
34146f74b57SHaojin Tangclass ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp {
342dc597826SJiawei Lin  val data = UInt(XLEN.W)
3437f1506e3SLinJiawei  val fflags = UInt(5.W)
34497cfa7f8SLinJiawei  val redirectValid = Bool()
34597cfa7f8SLinJiawei  val redirect = new Redirect
346e402d94eSWilliam Wang  val debug = new DebugBundle
3475844fcf0SLinJiawei}
3485844fcf0SLinJiawei
3492225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
35035bfeecbSYinan Xu  val mtip = Input(Bool())
35135bfeecbSYinan Xu  val msip = Input(Bool())
35235bfeecbSYinan Xu  val meip = Input(Bool())
353b3d79b37SYinan Xu  val seip = Input(Bool())
354d4aca96cSlqre  val debug = Input(Bool())
3555844fcf0SLinJiawei}
3565844fcf0SLinJiawei
3572225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle {
35835bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
3593fa7b737SYinan Xu  val isInterrupt = Input(Bool())
36035bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
36135bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
36235bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
36335bfeecbSYinan Xu  val interrupt = Output(Bool())
36435bfeecbSYinan Xu}
36535bfeecbSYinan Xu
36646f74b57SHaojin Tangclass ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp {
3673a474d38SYinan Xu  val isInterrupt = Bool()
3683a474d38SYinan Xu}
3693a474d38SYinan Xu
3709aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle {
371fe6452fcSYinan Xu  val ldest = UInt(5.W)
372fe6452fcSYinan Xu  val rfWen = Bool()
373fe6452fcSYinan Xu  val fpWen = Bool()
374a1fd7de4SLinJiawei  val wflags = Bool()
375fe6452fcSYinan Xu  val commitType = CommitType()
376fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
377fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
378884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
379884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
380ccfddc82SHaojin Tang  val isMove = Bool()
3815844fcf0SLinJiawei
3829ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3839ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
384fe6452fcSYinan Xu}
3855844fcf0SLinJiawei
3869aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle {
387ccfddc82SHaojin Tang  val isCommit = Bool()
388ccfddc82SHaojin Tang  val commitValid = Vec(CommitWidth, Bool())
3896474c47fSYinan Xu
390ccfddc82SHaojin Tang  val isWalk = Bool()
391c51eab43SYinan Xu  // valid bits optimized for walk
392ccfddc82SHaojin Tang  val walkValid = Vec(CommitWidth, Bool())
3936474c47fSYinan Xu
394ccfddc82SHaojin Tang  val info = Vec(CommitWidth, new RobCommitInfo)
39521e7a6c5SYinan Xu
3966474c47fSYinan Xu  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
3976474c47fSYinan Xu  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
3985844fcf0SLinJiawei}
3995844fcf0SLinJiawei
4001b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle {
40164e8d8bdSZhangZifei  val rsIdx = UInt(log2Up(IssQueSize).W)
402037a131fSWilliam Wang  val hit = Bool()
40362f57a35SLemover  val flushState = Bool()
4041b7adedcSWilliam Wang  val sourceType = RSFeedbackType()
405c7160cd3SWilliam Wang  val dataInvalidSqIdx = new SqPtr
406037a131fSWilliam Wang}
407037a131fSWilliam Wang
408d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
409d87b76aaSWilliam Wang  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
410d87b76aaSWilliam Wang  // for instance: MemRSFeedbackIO()(updateP)
411d87b76aaSWilliam Wang  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
412d87b76aaSWilliam Wang  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
413d87b76aaSWilliam Wang  val rsIdx = Input(UInt(log2Up(IssQueSize).W))
414d87b76aaSWilliam Wang  val isFirstIssue = Input(Bool())
415d87b76aaSWilliam Wang}
416d87b76aaSWilliam Wang
417f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
4185844fcf0SLinJiawei  // to backend end
4195844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
420*d2b20d1aSTang Haojin  val stallReason = new StallReasonIO(DecodeWidth)
421f06ca0bfSLingrui98  val fromFtq = new FtqToCtrlIO
4225844fcf0SLinJiawei  // from backend
423f06ca0bfSLingrui98  val toFtq = Flipped(new CtrlToFtqIO)
4241e3fad10SLinJiawei}
425fcff7e94SZhangZifei
426f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle {
42745f497a4Shappy-lx  val mode = UInt(4.W)
42845f497a4Shappy-lx  val asid = UInt(16.W)
42945f497a4Shappy-lx  val ppn  = UInt(44.W)
43045f497a4Shappy-lx}
43145f497a4Shappy-lx
432f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct {
43345f497a4Shappy-lx  val changed = Bool()
43445f497a4Shappy-lx
43545f497a4Shappy-lx  def apply(satp_value: UInt): Unit = {
43645f497a4Shappy-lx    require(satp_value.getWidth == XLEN)
43745f497a4Shappy-lx    val sa = satp_value.asTypeOf(new SatpStruct)
43845f497a4Shappy-lx    mode := sa.mode
43945f497a4Shappy-lx    asid := sa.asid
440f1fe8698SLemover    ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt()
44145f497a4Shappy-lx    changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
44245f497a4Shappy-lx  }
443fcff7e94SZhangZifei}
444f1fe8698SLemover
445f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle {
446f1fe8698SLemover  val satp = new TlbSatpBundle()
447fcff7e94SZhangZifei  val priv = new Bundle {
448fcff7e94SZhangZifei    val mxr = Bool()
449fcff7e94SZhangZifei    val sum = Bool()
450fcff7e94SZhangZifei    val imode = UInt(2.W)
451fcff7e94SZhangZifei    val dmode = UInt(2.W)
452fcff7e94SZhangZifei  }
4538fc4e859SZhangZifei
4548fc4e859SZhangZifei  override def toPrintable: Printable = {
4558fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
4568fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
4578fc4e859SZhangZifei  }
458fcff7e94SZhangZifei}
459fcff7e94SZhangZifei
4602225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle {
461fcff7e94SZhangZifei  val valid = Bool()
462fcff7e94SZhangZifei  val bits = new Bundle {
463fcff7e94SZhangZifei    val rs1 = Bool()
464fcff7e94SZhangZifei    val rs2 = Bool()
465fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
46645f497a4Shappy-lx    val asid = UInt(AsidLength.W)
467f1fe8698SLemover    val flushPipe = Bool()
468fcff7e94SZhangZifei  }
4698fc4e859SZhangZifei
4708fc4e859SZhangZifei  override def toPrintable: Printable = {
471f1fe8698SLemover    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}"
4728fc4e859SZhangZifei  }
473fcff7e94SZhangZifei}
474a165bd69Swangkaifan
475de169c67SWilliam Wang// Bundle for load violation predictor updating
476de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
4772b8b2e7aSWilliam Wang  val valid = Bool()
478de169c67SWilliam Wang
479de169c67SWilliam Wang  // wait table update
480de169c67SWilliam Wang  val waddr = UInt(MemPredPCWidth.W)
4812b8b2e7aSWilliam Wang  val wdata = Bool() // true.B by default
482de169c67SWilliam Wang
483de169c67SWilliam Wang  // store set update
484de169c67SWilliam Wang  // by default, ldpc/stpc should be xor folded
485de169c67SWilliam Wang  val ldpc = UInt(MemPredPCWidth.W)
486de169c67SWilliam Wang  val stpc = UInt(MemPredPCWidth.W)
4872b8b2e7aSWilliam Wang}
4882b8b2e7aSWilliam Wang
4892225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
4902b8b2e7aSWilliam Wang  // Prefetcher
491ecccf78fSJay  val l1I_pf_enable = Output(Bool())
4922b8b2e7aSWilliam Wang  val l2_pf_enable = Output(Bool())
49385de5caeSLinJiawei  val l1D_pf_enable = Output(Bool())
49485de5caeSLinJiawei  val l1D_pf_train_on_hit = Output(Bool())
49585de5caeSLinJiawei  val l1D_pf_enable_agt = Output(Bool())
49685de5caeSLinJiawei  val l1D_pf_enable_pht = Output(Bool())
4975d13017eSLinJiawei  val l1D_pf_active_threshold = Output(UInt(4.W))
4985d13017eSLinJiawei  val l1D_pf_active_stride = Output(UInt(6.W))
499edbf1204SLinJiawei  val l1D_pf_enable_stride = Output(Bool())
500f1d78cf7SLinJiawei  val l2_pf_store_only = Output(Bool())
501ecccf78fSJay  // ICache
502ecccf78fSJay  val icache_parity_enable = Output(Bool())
503f3f22d72SYinan Xu  // Labeled XiangShan
5042b8b2e7aSWilliam Wang  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
505f3f22d72SYinan Xu  // Load violation predictor
5062b8b2e7aSWilliam Wang  val lvpred_disable = Output(Bool())
5072b8b2e7aSWilliam Wang  val no_spec_load = Output(Bool())
508c7160cd3SWilliam Wang  val storeset_wait_store = Output(Bool())
509c7160cd3SWilliam Wang  val storeset_no_fast_wakeup = Output(Bool())
510c7160cd3SWilliam Wang  val lvpred_timeout = Output(UInt(5.W))
511f3f22d72SYinan Xu  // Branch predictor
5122b8b2e7aSWilliam Wang  val bp_ctrl = Output(new BPUCtrl)
513f3f22d72SYinan Xu  // Memory Block
514f3f22d72SYinan Xu  val sbuffer_threshold = Output(UInt(4.W))
515d10a581eSWilliam Wang  val ldld_vio_check_enable = Output(Bool())
516d10a581eSWilliam Wang  val soft_prefetch_enable = Output(Bool())
517a4e57ea3SLi Qianruo  val cache_error_enable = Output(Bool())
51837225120Ssfencevma  val uncache_write_outstanding_enable = Output(Bool())
519aac4464eSYinan Xu  // Rename
5205b47c58cSYinan Xu  val fusion_enable = Output(Bool())
5215b47c58cSYinan Xu  val wfi_enable = Output(Bool())
522af2f7849Shappy-lx  // Decode
523af2f7849Shappy-lx  val svinval_enable = Output(Bool())
524af2f7849Shappy-lx
525b6982e83SLemover  // distribute csr write signal
526b6982e83SLemover  val distribute_csr = new DistributedCSRIO()
52772951335SLi Qianruo
528ddb65c47SLi Qianruo  val singlestep = Output(Bool())
52972951335SLi Qianruo  val frontend_trigger = new FrontendTdataDistributeIO()
53072951335SLi Qianruo  val mem_trigger = new MemTdataDistributeIO()
53172951335SLi Qianruo  val trigger_enable = Output(Vec(10, Bool()))
532b6982e83SLemover}
533b6982e83SLemover
534b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle {
5351c746d3aScui fliter  // CSR has been written by csr inst, copies of csr should be updated
536b6982e83SLemover  val w = ValidIO(new Bundle {
537b6982e83SLemover    val addr = Output(UInt(12.W))
538b6982e83SLemover    val data = Output(UInt(XLEN.W))
539b6982e83SLemover  })
5402b8b2e7aSWilliam Wang}
541e19f7967SWilliam Wang
542e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
543e19f7967SWilliam Wang  // Request csr to be updated
544e19f7967SWilliam Wang  //
545e19f7967SWilliam Wang  // Note that this request will ONLY update CSR Module it self,
546e19f7967SWilliam Wang  // copies of csr will NOT be updated, use it with care!
547e19f7967SWilliam Wang  //
548e19f7967SWilliam Wang  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
549e19f7967SWilliam Wang  val w = ValidIO(new Bundle {
550e19f7967SWilliam Wang    val addr = Output(UInt(12.W))
551e19f7967SWilliam Wang    val data = Output(UInt(XLEN.W))
552e19f7967SWilliam Wang  })
553e19f7967SWilliam Wang  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
554e19f7967SWilliam Wang    when(valid){
555e19f7967SWilliam Wang      w.bits.addr := addr
556e19f7967SWilliam Wang      w.bits.data := data
557e19f7967SWilliam Wang    }
558e19f7967SWilliam Wang    println("Distributed CSR update req registered for " + src_description)
559e19f7967SWilliam Wang  }
560e19f7967SWilliam Wang}
56172951335SLi Qianruo
5620f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
5630f59c834SWilliam Wang  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
5640f59c834SWilliam Wang  val source = Output(new Bundle() {
5650f59c834SWilliam Wang    val tag = Bool() // l1 tag array
5660f59c834SWilliam Wang    val data = Bool() // l1 data array
5670f59c834SWilliam Wang    val l2 = Bool()
5680f59c834SWilliam Wang  })
5690f59c834SWilliam Wang  val opType = Output(new Bundle() {
5700f59c834SWilliam Wang    val fetch = Bool()
5710f59c834SWilliam Wang    val load = Bool()
5720f59c834SWilliam Wang    val store = Bool()
5730f59c834SWilliam Wang    val probe = Bool()
5740f59c834SWilliam Wang    val release = Bool()
5750f59c834SWilliam Wang    val atom = Bool()
5760f59c834SWilliam Wang  })
5770f59c834SWilliam Wang  val paddr = Output(UInt(PAddrBits.W))
5780f59c834SWilliam Wang
5790f59c834SWilliam Wang  // report error and paddr to beu
5800f59c834SWilliam Wang  // bus error unit will receive error info iff ecc_error.valid
5810f59c834SWilliam Wang  val report_to_beu = Output(Bool())
5820f59c834SWilliam Wang
5830f59c834SWilliam Wang  // there is an valid error
5840f59c834SWilliam Wang  // l1 cache error will always be report to CACHE_ERROR csr
5850f59c834SWilliam Wang  val valid = Output(Bool())
5860f59c834SWilliam Wang
5870f59c834SWilliam Wang  def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = {
5880f59c834SWilliam Wang    val beu_info = Wire(new L1BusErrorUnitInfo)
5890f59c834SWilliam Wang    beu_info.ecc_error.valid := report_to_beu
5900f59c834SWilliam Wang    beu_info.ecc_error.bits := paddr
5910f59c834SWilliam Wang    beu_info
5920f59c834SWilliam Wang  }
5930f59c834SWilliam Wang}
594bc63e578SLi Qianruo
595bc63e578SLi Qianruo/* TODO how to trigger on next inst?
596bc63e578SLi Qianruo1. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep
597bc63e578SLi Qianruo2. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set
598bc63e578SLi Qianruoxret csr to pc + 4/ + 2
599bc63e578SLi Qianruo2.5 The problem is to let it commit. This is the real TODO
600bc63e578SLi Qianruo3. If it is load and hit before just treat it as regular load exception
601bc63e578SLi Qianruo */
602bc63e578SLi Qianruo
603bc63e578SLi Qianruo// This bundle carries trigger hit info along the pipeline
604bc63e578SLi Qianruo// Now there are 10 triggers divided into 5 groups of 2
605bc63e578SLi Qianruo// These groups are
606bc63e578SLi Qianruo// (if if) (store store) (load loid) (if store) (if load)
607bc63e578SLi Qianruo
608bc63e578SLi Qianruo// Triggers in the same group can chain, meaning that they only
609bc63e578SLi Qianruo// fire is both triggers in the group matches (the triggerHitVec bit is asserted)
610bc63e578SLi Qianruo// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i)
611bc63e578SLi Qianruo// Timing of 0 means trap at current inst, 1 means trap at next inst
612bc63e578SLi Qianruo// Chaining and timing and the validness of a trigger is controlled by csr
613bc63e578SLi Qianruo// In two chained triggers, if they have different timing, both won't fire
61484e47f35SLi Qianruo//class TriggerCf (implicit p: Parameters) extends XSBundle {
61584e47f35SLi Qianruo//  val triggerHitVec = Vec(10, Bool())
61684e47f35SLi Qianruo//  val triggerTiming = Vec(10, Bool())
61784e47f35SLi Qianruo//  val triggerChainVec = Vec(5, Bool())
61884e47f35SLi Qianruo//}
61984e47f35SLi Qianruo
62072951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle {
62184e47f35SLi Qianruo  // frontend
62284e47f35SLi Qianruo  val frontendHit = Vec(4, Bool())
623ddb65c47SLi Qianruo//  val frontendTiming = Vec(4, Bool())
624ddb65c47SLi Qianruo//  val frontendHitNext = Vec(4, Bool())
62584e47f35SLi Qianruo
626ddb65c47SLi Qianruo//  val frontendException = Bool()
62784e47f35SLi Qianruo  // backend
62884e47f35SLi Qianruo  val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4)
62984e47f35SLi Qianruo  val backendHit = Vec(6, Bool())
630ddb65c47SLi Qianruo//  val backendTiming = Vec(6, Bool()) // trigger enable fro chain
63184e47f35SLi Qianruo
63284e47f35SLi Qianruo  // Two situations not allowed:
63384e47f35SLi Qianruo  // 1. load data comparison
63484e47f35SLi Qianruo  // 2. store chaining with store
63584e47f35SLi Qianruo  def getHitFrontend = frontendHit.reduce(_ || _)
63684e47f35SLi Qianruo  def getHitBackend = backendHit.reduce(_ || _)
637ddb65c47SLi Qianruo  def hit = getHitFrontend || getHitBackend
638d7dd1af1SLi Qianruo  def clear(): Unit = {
639d7dd1af1SLi Qianruo    frontendHit.foreach(_ := false.B)
640d7dd1af1SLi Qianruo    backendEn.foreach(_ := false.B)
641d7dd1af1SLi Qianruo    backendHit.foreach(_ := false.B)
642d7dd1af1SLi Qianruo  }
64372951335SLi Qianruo}
64472951335SLi Qianruo
645bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR
646bc63e578SLi Qianruo// to Frontend, Load and Store.
64772951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
64872951335SLi Qianruo    val t = Valid(new Bundle {
64972951335SLi Qianruo      val addr = Output(UInt(2.W))
65072951335SLi Qianruo      val tdata = new MatchTriggerIO
65172951335SLi Qianruo    })
65272951335SLi Qianruo  }
65372951335SLi Qianruo
65472951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
65572951335SLi Qianruo  val t = Valid(new Bundle {
65672951335SLi Qianruo    val addr = Output(UInt(3.W))
65772951335SLi Qianruo    val tdata = new MatchTriggerIO
65872951335SLi Qianruo  })
65972951335SLi Qianruo}
66072951335SLi Qianruo
66172951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle {
66272951335SLi Qianruo  val matchType = Output(UInt(2.W))
66372951335SLi Qianruo  val select = Output(Bool())
66472951335SLi Qianruo  val timing = Output(Bool())
66572951335SLi Qianruo  val action = Output(Bool())
66672951335SLi Qianruo  val chain = Output(Bool())
66772951335SLi Qianruo  val tdata2 = Output(UInt(64.W))
66872951335SLi Qianruo}
669b9e121dfShappy-lx
670*d2b20d1aSTang Haojinclass StallReasonIO(width: Int) extends Bundle {
671*d2b20d1aSTang Haojin  val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W)))
672*d2b20d1aSTang Haojin  val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W)))
673*d2b20d1aSTang Haojin}
674*d2b20d1aSTang Haojin
675b9e121dfShappy-lx// custom l2 - l1 interface
676b9e121dfShappy-lxclass L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
677b9e121dfShappy-lx  val sourceId = UInt(log2Up(cfg.nMissEntries).W)    // tilelink sourceID -> mshr id
678b9e121dfShappy-lx}
679