1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 191e3fad10SLinJiaweiimport chisel3._ 205844fcf0SLinJiaweiimport chisel3.util._ 219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO 23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 27bcce877bSYinan Xuimport xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 287447ee13SLingrui98import xiangshan.frontend.RASEntry 292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr 31c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr 32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead 33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO 34b9e121dfShappy-lximport xiangshan.cache.HasDCacheParameters 35ceaf5e1fSLingrui98import utils._ 363c02ee8fSwakafaimport utility._ 37b0ae3ac4SLinJiawei 382fbdb79bSLingrui98import scala.math.max 398891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 4088825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt 41bcce877bSYinan Xuimport xiangshan.backend.exu.ExuConfig 42b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry 4314a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry 44dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories 4567402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 46c89b4642SGuokai Chenimport xiangshan.frontend.RASPtr 471e3fad10SLinJiawei 48627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 493803411bSzhanglinjuan val valid = Bool() 5035fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 51fe211d16SLinJiawei 523803411bSzhanglinjuan} 533803411bSzhanglinjuan 54627c0a19Szhanglinjuanobject ValidUndirectioned { 55627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 56627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 573803411bSzhanglinjuan } 583803411bSzhanglinjuan} 593803411bSzhanglinjuan 601b7adedcSWilliam Wangobject RSFeedbackType { 61e4f69d78Ssfencevma val lrqFull = 0.U(3.W) 62e4f69d78Ssfencevma val tlbMiss = 1.U(3.W) 63e4f69d78Ssfencevma val mshrFull = 2.U(3.W) 64e4f69d78Ssfencevma val dataInvalid = 3.U(3.W) 65e4f69d78Ssfencevma val bankConflict = 4.U(3.W) 66e4f69d78Ssfencevma val ldVioCheckRedo = 5.U(3.W) 67eb163ef0SHaojin Tang val feedbackInvalid = 7.U(3.W) 68eb163ef0SHaojin Tang 69e4f69d78Ssfencevma val allTypes = 8 7067682d05SWilliam Wang def apply() = UInt(3.W) 711b7adedcSWilliam Wang} 721b7adedcSWilliam Wang 732225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 74097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 75097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 76097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 7751b2a476Szoujr} 7851b2a476Szoujr 792225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 80f226232fSzhanglinjuan // from backend 8169cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 82f226232fSzhanglinjuan // frontend -> backend -> frontend 83f226232fSzhanglinjuan val pd = new PreDecodeInfo 84c89b4642SGuokai Chen val ssp = UInt(log2Up(RasSize).W) 85c89b4642SGuokai Chen val sctr = UInt(log2Up(RasCtrSize).W) 86c89b4642SGuokai Chen val TOSW = new RASPtr 87c89b4642SGuokai Chen val TOSR = new RASPtr 88c89b4642SGuokai Chen val NOS = new RASPtr 89c89b4642SGuokai Chen val topAddr = UInt(VAddrBits.W) 90c2ad24ebSLingrui98 // val hist = new ShiftingGlobalHistory 91dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 9267402d75SLingrui98 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 9367402d75SLingrui98 val lastBrNumOH = UInt((numBr+1).W) 94b37e4b45SLingrui98 val ghr = UInt(UbtbGHRLength.W) 95c2ad24ebSLingrui98 val histPtr = new CGHPtr 96e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 97fe3a74fcSYinan Xu // need pipeline update 98d2b20d1aSTang Haojin val br_hit = Bool() // if in ftb entry 99d2b20d1aSTang Haojin val jr_hit = Bool() // if in ftb entry 100d2b20d1aSTang Haojin val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit 1012e947747SLinJiawei val predTaken = Bool() 102b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 1039a2e6b8aSLinJiawei val taken = Bool() 104b2e6921eSLinJiawei val isMisPred = Bool() 105d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 106d0527adfSzoujr val addIntoHist = Bool() 10714a6653fSLingrui98 10814a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 109c2ad24ebSLingrui98 // this.hist := entry.ghist 110dd6c0695SLingrui98 this.folded_hist := entry.folded_hist 11167402d75SLingrui98 this.lastBrNumOH := entry.lastBrNumOH 11267402d75SLingrui98 this.afhob := entry.afhob 113c2ad24ebSLingrui98 this.histPtr := entry.histPtr 114c89b4642SGuokai Chen this.ssp := entry.ssp 115c89b4642SGuokai Chen this.sctr := entry.sctr 116c89b4642SGuokai Chen this.TOSW := entry.TOSW 117c89b4642SGuokai Chen this.TOSR := entry.TOSR 118c89b4642SGuokai Chen this.NOS := entry.NOS 119c89b4642SGuokai Chen this.topAddr := entry.topAddr 12014a6653fSLingrui98 this 12114a6653fSLingrui98 } 122b2e6921eSLinJiawei} 123b2e6921eSLinJiawei 1245844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 125de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1265844fcf0SLinJiawei val instr = UInt(32.W) 1275844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 128de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 129baf8def6SYinan Xu val exceptionVec = ExceptionVec() 13072951335SLi Qianruo val trigger = new TriggerCf 131faf3cfa9SLinJiawei val pd = new PreDecodeInfo 132cde9280dSLinJiawei val pred_taken = Bool() 133c84054caSLinJiawei val crossPageIPFFix = Bool() 134de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 135980c1bc3SWilliam Wang val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 136d1fe0262SWilliam Wang // Load wait is needed 137d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 138d1fe0262SWilliam Wang val loadWaitBit = Bool() 139d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 140d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 141d1fe0262SWilliam Wang val loadWaitStrict = Bool() 142de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 143884dbb3bSLinJiawei val ftqPtr = new FtqPtr 144884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1455844fcf0SLinJiawei} 1465844fcf0SLinJiawei 14772951335SLi Qianruo 1482225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1492ce29ed6SLinJiawei val isAddSub = Bool() // swap23 150dc597826SJiawei Lin val typeTagIn = UInt(1.W) 151dc597826SJiawei Lin val typeTagOut = UInt(1.W) 1522ce29ed6SLinJiawei val fromInt = Bool() 1532ce29ed6SLinJiawei val wflags = Bool() 1542ce29ed6SLinJiawei val fpWen = Bool() 1552ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1562ce29ed6SLinJiawei val div = Bool() 1572ce29ed6SLinJiawei val sqrt = Bool() 1582ce29ed6SLinJiawei val fcvt = Bool() 1592ce29ed6SLinJiawei val typ = UInt(2.W) 1602ce29ed6SLinJiawei val fmt = UInt(2.W) 1612ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 162e6c6b64fSLinJiawei val rm = UInt(3.W) 163579b9f28SLinJiawei} 164579b9f28SLinJiawei 1655844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1662225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 1678744445eSMaxpicca-Li val debug_globalID = UInt(XLEN.W) 16820e31bd1SYinan Xu val srcType = Vec(3, SrcType()) 16920e31bd1SYinan Xu val lsrc = Vec(3, UInt(5.W)) 1709a2e6b8aSLinJiawei val ldest = UInt(5.W) 1719a2e6b8aSLinJiawei val fuType = FuType() 1729a2e6b8aSLinJiawei val fuOpType = FuOpType() 1739a2e6b8aSLinJiawei val rfWen = Bool() 1749a2e6b8aSLinJiawei val fpWen = Bool() 1759a2e6b8aSLinJiawei val isXSTrap = Bool() 1762d366136SLinJiawei val noSpecExec = Bool() // wait forward 1772d366136SLinJiawei val blockBackward = Bool() // block backward 17845a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 179c2a8ae00SYikeZhou val selImm = SelImm() 180b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 181a3edac52SYinan Xu val commitType = CommitType() 182579b9f28SLinJiawei val fpu = new FPUCtrlSignals 183aac4464eSYinan Xu val isMove = Bool() 184d4aca96cSlqre val singleStep = Bool() 185c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 186c88c3a2aSYinan Xu // then replay from this inst itself 187c88c3a2aSYinan Xu val replayInst = Bool() 188be25371aSYikeZhou 18988825c5cSYinan Xu private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 1906e7c9679Shuxuan0307 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 19188825c5cSYinan Xu 19288825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 19388825c5cSYinan Xu val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 19488825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 1954d24c305SYikeZhou commitType := DontCare 196be25371aSYikeZhou this 197be25371aSYikeZhou } 19888825c5cSYinan Xu 19988825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 20088825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 20188825c5cSYinan Xu this 20288825c5cSYinan Xu } 203b6900d94SYinan Xu 204b6900d94SYinan Xu def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 205f025d715SYinan Xu def isSoftPrefetch: Bool = { 206f025d715SYinan Xu fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 207f025d715SYinan Xu } 2085844fcf0SLinJiawei} 2095844fcf0SLinJiawei 2102225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 2115844fcf0SLinJiawei val cf = new CtrlFlow 2125844fcf0SLinJiawei val ctrl = new CtrlSignals 2135844fcf0SLinJiawei} 2145844fcf0SLinJiawei 2152225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 2168b8e745dSYikeZhou val eliminatedMove = Bool() 2178744445eSMaxpicca-Li // val fetchTime = UInt(XLEN.W) 218ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 219ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 220ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 221ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 222ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 223ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 2248744445eSMaxpicca-Li // val commitTime = UInt(XLEN.W) 2258744445eSMaxpicca-Li val runahead_checkpoint_id = UInt(XLEN.W) 2268744445eSMaxpicca-Li val tlbFirstReqTime = UInt(XLEN.W) 2278744445eSMaxpicca-Li val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 228ba4100caSYinan Xu} 229ba4100caSYinan Xu 23048d1472eSWilliam Wang// Separate LSQ 2312225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 232915c0dd4SYinan Xu val lqIdx = new LqPtr 2335c1ae31bSYinan Xu val sqIdx = new SqPtr 23424726fbfSWilliam Wang} 23524726fbfSWilliam Wang 236b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2372225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 23820e31bd1SYinan Xu val srcState = Vec(3, SrcState()) 23920e31bd1SYinan Xu val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 24020e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 2419aca92b9SYinan Xu val robIdx = new RobPtr 242fe6452fcSYinan Xu val lqIdx = new LqPtr 243fe6452fcSYinan Xu val sqIdx = new SqPtr 2448b8e745dSYikeZhou val eliminatedMove = Bool() 245fa7f2c26STang Haojin val snapshot = Bool() 2467cef916fSYinan Xu val debugInfo = new PerfDebugInfo 2479d4e1137SYinan Xu def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 248bcce877bSYinan Xu val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 249bcce877bSYinan Xu val readReg = if (isFp) { 250bcce877bSYinan Xu ctrl.srcType(index) === SrcType.fp 251bcce877bSYinan Xu } else { 252bcce877bSYinan Xu ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 253a338f247SYinan Xu } 254bcce877bSYinan Xu readReg && stateReady 255a338f247SYinan Xu } 2565c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 257c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2585c7674feSYinan Xu } 2596ab6918fSYinan Xu def clearExceptions( 2606ab6918fSYinan Xu exceptionBits: Seq[Int] = Seq(), 2616ab6918fSYinan Xu flushPipe: Boolean = false, 2626ab6918fSYinan Xu replayInst: Boolean = false 2636ab6918fSYinan Xu ): MicroOp = { 2646ab6918fSYinan Xu cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 2656ab6918fSYinan Xu if (!flushPipe) { ctrl.flushPipe := false.B } 2666ab6918fSYinan Xu if (!replayInst) { ctrl.replayInst := false.B } 267c88c3a2aSYinan Xu this 268c88c3a2aSYinan Xu } 269a19215ddSYinan Xu // Assume only the LUI instruction is decoded with IMM_U in ALU. 270a19215ddSYinan Xu def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 271bcce877bSYinan Xu // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 272bcce877bSYinan Xu def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 273bcce877bSYinan Xu successor.map{ case (src, srcType) => 274bcce877bSYinan Xu val pdestMatch = pdest === src 275bcce877bSYinan Xu // For state: no need to check whether src is x0/imm/pc because they are always ready. 276bcce877bSYinan Xu val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 277bcce877bSYinan Xu val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 278bcce877bSYinan Xu val bothIntFp = exuCfg.readIntRf && exuCfg.readFpRf 279bcce877bSYinan Xu val bothStateMatch = Mux(SrcType.regIsFp(srcType), fpMatch, rfStateMatch) 280bcce877bSYinan Xu val stateCond = pdestMatch && (if (bothIntFp) bothStateMatch else rfStateMatch || fpMatch) 281bcce877bSYinan Xu // For data: types are matched and int pdest is not $zero. 282bcce877bSYinan Xu val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 283bcce877bSYinan Xu val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType)) 284bcce877bSYinan Xu (stateCond, dataCond) 285bcce877bSYinan Xu } 286bcce877bSYinan Xu } 287bcce877bSYinan Xu // This MicroOp is used to wakeup another uop (the successor: MicroOp). 288bcce877bSYinan Xu def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 289bcce877bSYinan Xu wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 290bcce877bSYinan Xu } 29174515c5aSYinan Xu def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 2925844fcf0SLinJiawei} 2935844fcf0SLinJiawei 29446f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 295de169c67SWilliam Wang val uop = new MicroOp 29646f74b57SHaojin Tang} 29746f74b57SHaojin Tang 29846f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 299de169c67SWilliam Wang val flag = UInt(1.W) 300de169c67SWilliam Wang} 301de169c67SWilliam Wang 3022225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 30314a67055Ssfencevma val isRVC = Bool() 3049aca92b9SYinan Xu val robIdx = new RobPtr 30536d7aed5SLinJiawei val ftqIdx = new FtqPtr 30636d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 307bfb958a3SYinan Xu val level = RedirectLevel() 308bfb958a3SYinan Xu val interrupt = Bool() 309c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 310bfb958a3SYinan Xu 311de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 312de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 313fe211d16SLinJiawei 31420edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 315d2b20d1aSTang Haojin val debugIsCtrl = Bool() 316d2b20d1aSTang Haojin val debugIsMemVio = Bool() 31720edb3f7SWilliam Wang 3182d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 319bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 3202d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 321a25b1bceSLinJiawei} 322a25b1bceSLinJiawei 3232225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 3245c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 3255c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 3265c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 3275844fcf0SLinJiawei} 3285844fcf0SLinJiawei 3292b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 33060deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 33160deaca2SLinJiawei val isInt = Bool() 33260deaca2SLinJiawei val isFp = Bool() 33360deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3345844fcf0SLinJiawei} 3355844fcf0SLinJiawei 3362225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 33772235fa4SWilliam Wang val isMMIO = Bool() 3388635f18fSwangkaifan val isPerfCnt = Bool() 3398b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 34072951335SLi Qianruo val vaddr = UInt(VAddrBits.W) 3418744445eSMaxpicca-Li /* add L/S inst info in EXU */ 3428744445eSMaxpicca-Li // val L1toL2TlbLatency = UInt(XLEN.W) 3438744445eSMaxpicca-Li // val levelTlbHit = UInt(2.W) 344e402d94eSWilliam Wang} 3455844fcf0SLinJiawei 34646f74b57SHaojin Tangclass ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp { 347dc597826SJiawei Lin val src = Vec(3, UInt(XLEN.W)) 3485844fcf0SLinJiawei} 3495844fcf0SLinJiawei 35046f74b57SHaojin Tangclass ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp { 351dc597826SJiawei Lin val data = UInt(XLEN.W) 3527f1506e3SLinJiawei val fflags = UInt(5.W) 35397cfa7f8SLinJiawei val redirectValid = Bool() 35497cfa7f8SLinJiawei val redirect = new Redirect 355e402d94eSWilliam Wang val debug = new DebugBundle 3565844fcf0SLinJiawei} 3575844fcf0SLinJiawei 3582225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 35935bfeecbSYinan Xu val mtip = Input(Bool()) 36035bfeecbSYinan Xu val msip = Input(Bool()) 36135bfeecbSYinan Xu val meip = Input(Bool()) 362b3d79b37SYinan Xu val seip = Input(Bool()) 363d4aca96cSlqre val debug = Input(Bool()) 3645844fcf0SLinJiawei} 3655844fcf0SLinJiawei 3662225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 36735bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3683fa7b737SYinan Xu val isInterrupt = Input(Bool()) 36935bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 37035bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 37135bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 37235bfeecbSYinan Xu val interrupt = Output(Bool()) 37335bfeecbSYinan Xu} 37435bfeecbSYinan Xu 37546f74b57SHaojin Tangclass ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 3763a474d38SYinan Xu val isInterrupt = Bool() 3773a474d38SYinan Xu} 3783a474d38SYinan Xu 3799aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle { 380fe6452fcSYinan Xu val ldest = UInt(5.W) 381fe6452fcSYinan Xu val rfWen = Bool() 382fe6452fcSYinan Xu val fpWen = Bool() 383a1fd7de4SLinJiawei val wflags = Bool() 384fe6452fcSYinan Xu val commitType = CommitType() 385fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 386884dbb3bSLinJiawei val ftqIdx = new FtqPtr 387884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 388ccfddc82SHaojin Tang val isMove = Bool() 38914a67055Ssfencevma val isRVC = Bool() 3905844fcf0SLinJiawei 3919ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3929ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 393fe6452fcSYinan Xu} 3945844fcf0SLinJiawei 3959aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 396ccfddc82SHaojin Tang val isCommit = Bool() 397ccfddc82SHaojin Tang val commitValid = Vec(CommitWidth, Bool()) 3986474c47fSYinan Xu 399ccfddc82SHaojin Tang val isWalk = Bool() 400c51eab43SYinan Xu // valid bits optimized for walk 401ccfddc82SHaojin Tang val walkValid = Vec(CommitWidth, Bool()) 4026474c47fSYinan Xu 403ccfddc82SHaojin Tang val info = Vec(CommitWidth, new RobCommitInfo) 404fa7f2c26STang Haojin val robIdx = Vec(CommitWidth, new RobPtr) 40521e7a6c5SYinan Xu 4066474c47fSYinan Xu def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 4076474c47fSYinan Xu def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 4085844fcf0SLinJiawei} 4095844fcf0SLinJiawei 410fa7f2c26STang Haojinclass SnapshotPort(implicit p: Parameters) extends XSBundle { 411fa7f2c26STang Haojin val snptEnq = Bool() 412fa7f2c26STang Haojin val snptDeq = Bool() 413fa7f2c26STang Haojin val useSnpt = Bool() 414fa7f2c26STang Haojin val snptSelect = UInt(log2Ceil(RenameSnapshotNum).W) 415fa7f2c26STang Haojin} 416fa7f2c26STang Haojin 4171b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 41864e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 419037a131fSWilliam Wang val hit = Bool() 42062f57a35SLemover val flushState = Bool() 4211b7adedcSWilliam Wang val sourceType = RSFeedbackType() 422c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 423037a131fSWilliam Wang} 424037a131fSWilliam Wang 425d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 426d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 427d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 428d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 429d87b76aaSWilliam Wang val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 430d87b76aaSWilliam Wang val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 431d87b76aaSWilliam Wang val isFirstIssue = Input(Bool()) 432d87b76aaSWilliam Wang} 433d87b76aaSWilliam Wang 434f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 4355844fcf0SLinJiawei // to backend end 4365844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 437d2b20d1aSTang Haojin val stallReason = new StallReasonIO(DecodeWidth) 438f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 4395844fcf0SLinJiawei // from backend 440f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 4411e3fad10SLinJiawei} 442fcff7e94SZhangZifei 443f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle { 44445f497a4Shappy-lx val mode = UInt(4.W) 44545f497a4Shappy-lx val asid = UInt(16.W) 44645f497a4Shappy-lx val ppn = UInt(44.W) 44745f497a4Shappy-lx} 44845f497a4Shappy-lx 449f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 45045f497a4Shappy-lx val changed = Bool() 45145f497a4Shappy-lx 45245f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 45345f497a4Shappy-lx require(satp_value.getWidth == XLEN) 45445f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 45545f497a4Shappy-lx mode := sa.mode 45645f497a4Shappy-lx asid := sa.asid 457935edac4STang Haojin ppn := Cat(0.U((44-PAddrBits).W), sa.ppn(PAddrBits-1, 0)).asUInt 45845f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 45945f497a4Shappy-lx } 460fcff7e94SZhangZifei} 461f1fe8698SLemover 462f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 463f1fe8698SLemover val satp = new TlbSatpBundle() 464fcff7e94SZhangZifei val priv = new Bundle { 465fcff7e94SZhangZifei val mxr = Bool() 466fcff7e94SZhangZifei val sum = Bool() 467fcff7e94SZhangZifei val imode = UInt(2.W) 468fcff7e94SZhangZifei val dmode = UInt(2.W) 469fcff7e94SZhangZifei } 4708fc4e859SZhangZifei 4718fc4e859SZhangZifei override def toPrintable: Printable = { 4728fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 4738fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4748fc4e859SZhangZifei } 475fcff7e94SZhangZifei} 476fcff7e94SZhangZifei 4772225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 478fcff7e94SZhangZifei val valid = Bool() 479fcff7e94SZhangZifei val bits = new Bundle { 480fcff7e94SZhangZifei val rs1 = Bool() 481fcff7e94SZhangZifei val rs2 = Bool() 482fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 48345f497a4Shappy-lx val asid = UInt(AsidLength.W) 484f1fe8698SLemover val flushPipe = Bool() 485fcff7e94SZhangZifei } 4868fc4e859SZhangZifei 4878fc4e859SZhangZifei override def toPrintable: Printable = { 488f1fe8698SLemover p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 4898fc4e859SZhangZifei } 490fcff7e94SZhangZifei} 491a165bd69Swangkaifan 492de169c67SWilliam Wang// Bundle for load violation predictor updating 493de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 4942b8b2e7aSWilliam Wang val valid = Bool() 495de169c67SWilliam Wang 496de169c67SWilliam Wang // wait table update 497de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 4982b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 499de169c67SWilliam Wang 500de169c67SWilliam Wang // store set update 501de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 502de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 503de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 5042b8b2e7aSWilliam Wang} 5052b8b2e7aSWilliam Wang 5062225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 5072b8b2e7aSWilliam Wang // Prefetcher 508ecccf78fSJay val l1I_pf_enable = Output(Bool()) 5092b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 51085de5caeSLinJiawei val l1D_pf_enable = Output(Bool()) 51185de5caeSLinJiawei val l1D_pf_train_on_hit = Output(Bool()) 51285de5caeSLinJiawei val l1D_pf_enable_agt = Output(Bool()) 51385de5caeSLinJiawei val l1D_pf_enable_pht = Output(Bool()) 5145d13017eSLinJiawei val l1D_pf_active_threshold = Output(UInt(4.W)) 5155d13017eSLinJiawei val l1D_pf_active_stride = Output(UInt(6.W)) 516edbf1204SLinJiawei val l1D_pf_enable_stride = Output(Bool()) 517f1d78cf7SLinJiawei val l2_pf_store_only = Output(Bool()) 518ecccf78fSJay // ICache 519ecccf78fSJay val icache_parity_enable = Output(Bool()) 520f3f22d72SYinan Xu // Labeled XiangShan 5212b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 522f3f22d72SYinan Xu // Load violation predictor 5232b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 5242b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 525c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 526c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 527c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 528f3f22d72SYinan Xu // Branch predictor 5292b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 530f3f22d72SYinan Xu // Memory Block 531f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 532d10a581eSWilliam Wang val ldld_vio_check_enable = Output(Bool()) 533d10a581eSWilliam Wang val soft_prefetch_enable = Output(Bool()) 534a4e57ea3SLi Qianruo val cache_error_enable = Output(Bool()) 53537225120Ssfencevma val uncache_write_outstanding_enable = Output(Bool()) 536aac4464eSYinan Xu // Rename 5375b47c58cSYinan Xu val fusion_enable = Output(Bool()) 5385b47c58cSYinan Xu val wfi_enable = Output(Bool()) 539af2f7849Shappy-lx // Decode 540af2f7849Shappy-lx val svinval_enable = Output(Bool()) 541af2f7849Shappy-lx 542b6982e83SLemover // distribute csr write signal 543b6982e83SLemover val distribute_csr = new DistributedCSRIO() 54472951335SLi Qianruo 545ddb65c47SLi Qianruo val singlestep = Output(Bool()) 54672951335SLi Qianruo val frontend_trigger = new FrontendTdataDistributeIO() 54772951335SLi Qianruo val mem_trigger = new MemTdataDistributeIO() 54872951335SLi Qianruo val trigger_enable = Output(Vec(10, Bool())) 549b6982e83SLemover} 550b6982e83SLemover 551b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 5521c746d3aScui fliter // CSR has been written by csr inst, copies of csr should be updated 553b6982e83SLemover val w = ValidIO(new Bundle { 554b6982e83SLemover val addr = Output(UInt(12.W)) 555b6982e83SLemover val data = Output(UInt(XLEN.W)) 556b6982e83SLemover }) 5572b8b2e7aSWilliam Wang} 558e19f7967SWilliam Wang 559e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 560e19f7967SWilliam Wang // Request csr to be updated 561e19f7967SWilliam Wang // 562e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 563e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 564e19f7967SWilliam Wang // 565e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 566e19f7967SWilliam Wang val w = ValidIO(new Bundle { 567e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 568e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 569e19f7967SWilliam Wang }) 570e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 571e19f7967SWilliam Wang when(valid){ 572e19f7967SWilliam Wang w.bits.addr := addr 573e19f7967SWilliam Wang w.bits.data := data 574e19f7967SWilliam Wang } 575e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 576e19f7967SWilliam Wang } 577e19f7967SWilliam Wang} 57872951335SLi Qianruo 5790f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 5800f59c834SWilliam Wang // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 5810f59c834SWilliam Wang val source = Output(new Bundle() { 5820f59c834SWilliam Wang val tag = Bool() // l1 tag array 5830f59c834SWilliam Wang val data = Bool() // l1 data array 5840f59c834SWilliam Wang val l2 = Bool() 5850f59c834SWilliam Wang }) 5860f59c834SWilliam Wang val opType = Output(new Bundle() { 5870f59c834SWilliam Wang val fetch = Bool() 5880f59c834SWilliam Wang val load = Bool() 5890f59c834SWilliam Wang val store = Bool() 5900f59c834SWilliam Wang val probe = Bool() 5910f59c834SWilliam Wang val release = Bool() 5920f59c834SWilliam Wang val atom = Bool() 5930f59c834SWilliam Wang }) 5940f59c834SWilliam Wang val paddr = Output(UInt(PAddrBits.W)) 5950f59c834SWilliam Wang 5960f59c834SWilliam Wang // report error and paddr to beu 5970f59c834SWilliam Wang // bus error unit will receive error info iff ecc_error.valid 5980f59c834SWilliam Wang val report_to_beu = Output(Bool()) 5990f59c834SWilliam Wang 6000f59c834SWilliam Wang // there is an valid error 6010f59c834SWilliam Wang // l1 cache error will always be report to CACHE_ERROR csr 6020f59c834SWilliam Wang val valid = Output(Bool()) 6030f59c834SWilliam Wang 6040f59c834SWilliam Wang def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 6050f59c834SWilliam Wang val beu_info = Wire(new L1BusErrorUnitInfo) 6060f59c834SWilliam Wang beu_info.ecc_error.valid := report_to_beu 6070f59c834SWilliam Wang beu_info.ecc_error.bits := paddr 6080f59c834SWilliam Wang beu_info 6090f59c834SWilliam Wang } 6100f59c834SWilliam Wang} 611bc63e578SLi Qianruo 612bc63e578SLi Qianruo/* TODO how to trigger on next inst? 613bc63e578SLi Qianruo1. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 614bc63e578SLi Qianruo2. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 615bc63e578SLi Qianruoxret csr to pc + 4/ + 2 616bc63e578SLi Qianruo2.5 The problem is to let it commit. This is the real TODO 617bc63e578SLi Qianruo3. If it is load and hit before just treat it as regular load exception 618bc63e578SLi Qianruo */ 619bc63e578SLi Qianruo 620bc63e578SLi Qianruo// This bundle carries trigger hit info along the pipeline 621bc63e578SLi Qianruo// Now there are 10 triggers divided into 5 groups of 2 622bc63e578SLi Qianruo// These groups are 623bc63e578SLi Qianruo// (if if) (store store) (load loid) (if store) (if load) 624bc63e578SLi Qianruo 625bc63e578SLi Qianruo// Triggers in the same group can chain, meaning that they only 626bc63e578SLi Qianruo// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 627bc63e578SLi Qianruo// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 628bc63e578SLi Qianruo// Timing of 0 means trap at current inst, 1 means trap at next inst 629bc63e578SLi Qianruo// Chaining and timing and the validness of a trigger is controlled by csr 630bc63e578SLi Qianruo// In two chained triggers, if they have different timing, both won't fire 63184e47f35SLi Qianruo//class TriggerCf (implicit p: Parameters) extends XSBundle { 63284e47f35SLi Qianruo// val triggerHitVec = Vec(10, Bool()) 63384e47f35SLi Qianruo// val triggerTiming = Vec(10, Bool()) 63484e47f35SLi Qianruo// val triggerChainVec = Vec(5, Bool()) 63584e47f35SLi Qianruo//} 63684e47f35SLi Qianruo 63772951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle { 63884e47f35SLi Qianruo // frontend 63984e47f35SLi Qianruo val frontendHit = Vec(4, Bool()) 640ddb65c47SLi Qianruo// val frontendTiming = Vec(4, Bool()) 641ddb65c47SLi Qianruo// val frontendHitNext = Vec(4, Bool()) 64284e47f35SLi Qianruo 643ddb65c47SLi Qianruo// val frontendException = Bool() 64484e47f35SLi Qianruo // backend 64584e47f35SLi Qianruo val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 64684e47f35SLi Qianruo val backendHit = Vec(6, Bool()) 647ddb65c47SLi Qianruo// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 64884e47f35SLi Qianruo 64984e47f35SLi Qianruo // Two situations not allowed: 65084e47f35SLi Qianruo // 1. load data comparison 65184e47f35SLi Qianruo // 2. store chaining with store 65284e47f35SLi Qianruo def getHitFrontend = frontendHit.reduce(_ || _) 65384e47f35SLi Qianruo def getHitBackend = backendHit.reduce(_ || _) 654ddb65c47SLi Qianruo def hit = getHitFrontend || getHitBackend 655d7dd1af1SLi Qianruo def clear(): Unit = { 656d7dd1af1SLi Qianruo frontendHit.foreach(_ := false.B) 657d7dd1af1SLi Qianruo backendEn.foreach(_ := false.B) 658d7dd1af1SLi Qianruo backendHit.foreach(_ := false.B) 659d7dd1af1SLi Qianruo } 66072951335SLi Qianruo} 66172951335SLi Qianruo 662bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR 663bc63e578SLi Qianruo// to Frontend, Load and Store. 66472951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 66572951335SLi Qianruo val t = Valid(new Bundle { 66672951335SLi Qianruo val addr = Output(UInt(2.W)) 66772951335SLi Qianruo val tdata = new MatchTriggerIO 66872951335SLi Qianruo }) 66972951335SLi Qianruo } 67072951335SLi Qianruo 67172951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 67272951335SLi Qianruo val t = Valid(new Bundle { 67372951335SLi Qianruo val addr = Output(UInt(3.W)) 67472951335SLi Qianruo val tdata = new MatchTriggerIO 67572951335SLi Qianruo }) 67672951335SLi Qianruo} 67772951335SLi Qianruo 67872951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle { 67972951335SLi Qianruo val matchType = Output(UInt(2.W)) 68072951335SLi Qianruo val select = Output(Bool()) 68172951335SLi Qianruo val timing = Output(Bool()) 68272951335SLi Qianruo val action = Output(Bool()) 68372951335SLi Qianruo val chain = Output(Bool()) 68472951335SLi Qianruo val tdata2 = Output(UInt(64.W)) 68572951335SLi Qianruo} 686b9e121dfShappy-lx 687d2b20d1aSTang Haojinclass StallReasonIO(width: Int) extends Bundle { 688d2b20d1aSTang Haojin val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 689d2b20d1aSTang Haojin val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 690d2b20d1aSTang Haojin} 691d2b20d1aSTang Haojin 692b9e121dfShappy-lx// custom l2 - l1 interface 693b9e121dfShappy-lxclass L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 694b9e121dfShappy-lx val sourceId = UInt(log2Up(cfg.nMissEntries).W) // tilelink sourceID -> mshr id 695*d2945707SHuijin Li val isKeyword = Bool() // miss entry keyword -> L1 load queue replay 696b9e121dfShappy-lx} 697