1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 191e3fad10SLinJiaweiimport chisel3._ 205844fcf0SLinJiaweiimport chisel3.util._ 219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO 23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 27bcce877bSYinan Xuimport xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 287447ee13SLingrui98import xiangshan.frontend.RASEntry 292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr 31c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr 32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead 33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO 34b9e121dfShappy-lximport xiangshan.cache.HasDCacheParameters 35ceaf5e1fSLingrui98import utils._ 363c02ee8fSwakafaimport utility._ 37b0ae3ac4SLinJiawei 382fbdb79bSLingrui98import scala.math.max 39d471c5aeSLingrui98import Chisel.experimental.chiselName 402225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 4188825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt 42bcce877bSYinan Xuimport xiangshan.backend.exu.ExuConfig 43b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry 4414a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry 45dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories 4667402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 47*c89b4642SGuokai Chenimport xiangshan.frontend.RASPtr 481e3fad10SLinJiawei 49627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 503803411bSzhanglinjuan val valid = Bool() 5135fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 52fe211d16SLinJiawei 533803411bSzhanglinjuan} 543803411bSzhanglinjuan 55627c0a19Szhanglinjuanobject ValidUndirectioned { 56627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 57627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 583803411bSzhanglinjuan } 593803411bSzhanglinjuan} 603803411bSzhanglinjuan 611b7adedcSWilliam Wangobject RSFeedbackType { 62e4f69d78Ssfencevma val lrqFull = 0.U(3.W) 63e4f69d78Ssfencevma val tlbMiss = 1.U(3.W) 64e4f69d78Ssfencevma val mshrFull = 2.U(3.W) 65e4f69d78Ssfencevma val dataInvalid = 3.U(3.W) 66e4f69d78Ssfencevma val bankConflict = 4.U(3.W) 67e4f69d78Ssfencevma val ldVioCheckRedo = 5.U(3.W) 68eb163ef0SHaojin Tang val feedbackInvalid = 7.U(3.W) 69eb163ef0SHaojin Tang 70e4f69d78Ssfencevma val allTypes = 8 7167682d05SWilliam Wang def apply() = UInt(3.W) 721b7adedcSWilliam Wang} 731b7adedcSWilliam Wang 742225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 75097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 76097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 77097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 7851b2a476Szoujr} 7951b2a476Szoujr 802225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 81f226232fSzhanglinjuan // from backend 8269cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 83f226232fSzhanglinjuan // frontend -> backend -> frontend 84f226232fSzhanglinjuan val pd = new PreDecodeInfo 85*c89b4642SGuokai Chen val ssp = UInt(log2Up(RasSize).W) 86*c89b4642SGuokai Chen val sctr = UInt(log2Up(RasCtrSize).W) 87*c89b4642SGuokai Chen val TOSW = new RASPtr 88*c89b4642SGuokai Chen val TOSR = new RASPtr 89*c89b4642SGuokai Chen val NOS = new RASPtr 90*c89b4642SGuokai Chen val topAddr = UInt(VAddrBits.W) 91c2ad24ebSLingrui98 // val hist = new ShiftingGlobalHistory 92dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 9367402d75SLingrui98 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 9467402d75SLingrui98 val lastBrNumOH = UInt((numBr+1).W) 95b37e4b45SLingrui98 val ghr = UInt(UbtbGHRLength.W) 96c2ad24ebSLingrui98 val histPtr = new CGHPtr 97e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 98fe3a74fcSYinan Xu // need pipeline update 99d2b20d1aSTang Haojin val br_hit = Bool() // if in ftb entry 100d2b20d1aSTang Haojin val jr_hit = Bool() // if in ftb entry 101d2b20d1aSTang Haojin val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit 1022e947747SLinJiawei val predTaken = Bool() 103b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 1049a2e6b8aSLinJiawei val taken = Bool() 105b2e6921eSLinJiawei val isMisPred = Bool() 106d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 107d0527adfSzoujr val addIntoHist = Bool() 10814a6653fSLingrui98 10914a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 110c2ad24ebSLingrui98 // this.hist := entry.ghist 111dd6c0695SLingrui98 this.folded_hist := entry.folded_hist 11267402d75SLingrui98 this.lastBrNumOH := entry.lastBrNumOH 11367402d75SLingrui98 this.afhob := entry.afhob 114c2ad24ebSLingrui98 this.histPtr := entry.histPtr 115*c89b4642SGuokai Chen this.ssp := entry.ssp 116*c89b4642SGuokai Chen this.sctr := entry.sctr 117*c89b4642SGuokai Chen this.TOSW := entry.TOSW 118*c89b4642SGuokai Chen this.TOSR := entry.TOSR 119*c89b4642SGuokai Chen this.NOS := entry.NOS 120*c89b4642SGuokai Chen this.topAddr := entry.topAddr 12114a6653fSLingrui98 this 12214a6653fSLingrui98 } 123b2e6921eSLinJiawei} 124b2e6921eSLinJiawei 1255844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 126de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1275844fcf0SLinJiawei val instr = UInt(32.W) 1285844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 129de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 130baf8def6SYinan Xu val exceptionVec = ExceptionVec() 13172951335SLi Qianruo val trigger = new TriggerCf 132faf3cfa9SLinJiawei val pd = new PreDecodeInfo 133cde9280dSLinJiawei val pred_taken = Bool() 134c84054caSLinJiawei val crossPageIPFFix = Bool() 135de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 136980c1bc3SWilliam Wang val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 137d1fe0262SWilliam Wang // Load wait is needed 138d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 139d1fe0262SWilliam Wang val loadWaitBit = Bool() 140d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 141d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 142d1fe0262SWilliam Wang val loadWaitStrict = Bool() 143de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 144884dbb3bSLinJiawei val ftqPtr = new FtqPtr 145884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1465844fcf0SLinJiawei} 1475844fcf0SLinJiawei 14872951335SLi Qianruo 1492225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1502ce29ed6SLinJiawei val isAddSub = Bool() // swap23 151dc597826SJiawei Lin val typeTagIn = UInt(1.W) 152dc597826SJiawei Lin val typeTagOut = UInt(1.W) 1532ce29ed6SLinJiawei val fromInt = Bool() 1542ce29ed6SLinJiawei val wflags = Bool() 1552ce29ed6SLinJiawei val fpWen = Bool() 1562ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1572ce29ed6SLinJiawei val div = Bool() 1582ce29ed6SLinJiawei val sqrt = Bool() 1592ce29ed6SLinJiawei val fcvt = Bool() 1602ce29ed6SLinJiawei val typ = UInt(2.W) 1612ce29ed6SLinJiawei val fmt = UInt(2.W) 1622ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 163e6c6b64fSLinJiawei val rm = UInt(3.W) 164579b9f28SLinJiawei} 165579b9f28SLinJiawei 1665844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1672225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 1688744445eSMaxpicca-Li val debug_globalID = UInt(XLEN.W) 16920e31bd1SYinan Xu val srcType = Vec(3, SrcType()) 17020e31bd1SYinan Xu val lsrc = Vec(3, UInt(5.W)) 1719a2e6b8aSLinJiawei val ldest = UInt(5.W) 1729a2e6b8aSLinJiawei val fuType = FuType() 1739a2e6b8aSLinJiawei val fuOpType = FuOpType() 1749a2e6b8aSLinJiawei val rfWen = Bool() 1759a2e6b8aSLinJiawei val fpWen = Bool() 1769a2e6b8aSLinJiawei val isXSTrap = Bool() 1772d366136SLinJiawei val noSpecExec = Bool() // wait forward 1782d366136SLinJiawei val blockBackward = Bool() // block backward 17945a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 180c2a8ae00SYikeZhou val selImm = SelImm() 181b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 182a3edac52SYinan Xu val commitType = CommitType() 183579b9f28SLinJiawei val fpu = new FPUCtrlSignals 184aac4464eSYinan Xu val isMove = Bool() 185d4aca96cSlqre val singleStep = Bool() 186c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 187c88c3a2aSYinan Xu // then replay from this inst itself 188c88c3a2aSYinan Xu val replayInst = Bool() 189be25371aSYikeZhou 19088825c5cSYinan Xu private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 1916e7c9679Shuxuan0307 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 19288825c5cSYinan Xu 19388825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 19488825c5cSYinan Xu val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 19588825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 1964d24c305SYikeZhou commitType := DontCare 197be25371aSYikeZhou this 198be25371aSYikeZhou } 19988825c5cSYinan Xu 20088825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 20188825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 20288825c5cSYinan Xu this 20388825c5cSYinan Xu } 204b6900d94SYinan Xu 205b6900d94SYinan Xu def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 206f025d715SYinan Xu def isSoftPrefetch: Bool = { 207f025d715SYinan Xu fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 208f025d715SYinan Xu } 2095844fcf0SLinJiawei} 2105844fcf0SLinJiawei 2112225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 2125844fcf0SLinJiawei val cf = new CtrlFlow 2135844fcf0SLinJiawei val ctrl = new CtrlSignals 2145844fcf0SLinJiawei} 2155844fcf0SLinJiawei 2162225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 2178b8e745dSYikeZhou val eliminatedMove = Bool() 2188744445eSMaxpicca-Li // val fetchTime = UInt(XLEN.W) 219ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 220ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 221ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 222ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 223ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 224ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 2258744445eSMaxpicca-Li // val commitTime = UInt(XLEN.W) 2268744445eSMaxpicca-Li val runahead_checkpoint_id = UInt(XLEN.W) 2278744445eSMaxpicca-Li val tlbFirstReqTime = UInt(XLEN.W) 2288744445eSMaxpicca-Li val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 229ba4100caSYinan Xu} 230ba4100caSYinan Xu 23148d1472eSWilliam Wang// Separate LSQ 2322225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 233915c0dd4SYinan Xu val lqIdx = new LqPtr 2345c1ae31bSYinan Xu val sqIdx = new SqPtr 23524726fbfSWilliam Wang} 23624726fbfSWilliam Wang 237b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2382225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 23920e31bd1SYinan Xu val srcState = Vec(3, SrcState()) 24020e31bd1SYinan Xu val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 24120e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 2429aca92b9SYinan Xu val robIdx = new RobPtr 243fe6452fcSYinan Xu val lqIdx = new LqPtr 244fe6452fcSYinan Xu val sqIdx = new SqPtr 2458b8e745dSYikeZhou val eliminatedMove = Bool() 246fa7f2c26STang Haojin val snapshot = Bool() 2477cef916fSYinan Xu val debugInfo = new PerfDebugInfo 2489d4e1137SYinan Xu def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 249bcce877bSYinan Xu val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 250bcce877bSYinan Xu val readReg = if (isFp) { 251bcce877bSYinan Xu ctrl.srcType(index) === SrcType.fp 252bcce877bSYinan Xu } else { 253bcce877bSYinan Xu ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 254a338f247SYinan Xu } 255bcce877bSYinan Xu readReg && stateReady 256a338f247SYinan Xu } 2575c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 258c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2595c7674feSYinan Xu } 2606ab6918fSYinan Xu def clearExceptions( 2616ab6918fSYinan Xu exceptionBits: Seq[Int] = Seq(), 2626ab6918fSYinan Xu flushPipe: Boolean = false, 2636ab6918fSYinan Xu replayInst: Boolean = false 2646ab6918fSYinan Xu ): MicroOp = { 2656ab6918fSYinan Xu cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 2666ab6918fSYinan Xu if (!flushPipe) { ctrl.flushPipe := false.B } 2676ab6918fSYinan Xu if (!replayInst) { ctrl.replayInst := false.B } 268c88c3a2aSYinan Xu this 269c88c3a2aSYinan Xu } 270a19215ddSYinan Xu // Assume only the LUI instruction is decoded with IMM_U in ALU. 271a19215ddSYinan Xu def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 272bcce877bSYinan Xu // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 273bcce877bSYinan Xu def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 274bcce877bSYinan Xu successor.map{ case (src, srcType) => 275bcce877bSYinan Xu val pdestMatch = pdest === src 276bcce877bSYinan Xu // For state: no need to check whether src is x0/imm/pc because they are always ready. 277bcce877bSYinan Xu val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 278bcce877bSYinan Xu val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 279bcce877bSYinan Xu val bothIntFp = exuCfg.readIntRf && exuCfg.readFpRf 280bcce877bSYinan Xu val bothStateMatch = Mux(SrcType.regIsFp(srcType), fpMatch, rfStateMatch) 281bcce877bSYinan Xu val stateCond = pdestMatch && (if (bothIntFp) bothStateMatch else rfStateMatch || fpMatch) 282bcce877bSYinan Xu // For data: types are matched and int pdest is not $zero. 283bcce877bSYinan Xu val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 284bcce877bSYinan Xu val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType)) 285bcce877bSYinan Xu (stateCond, dataCond) 286bcce877bSYinan Xu } 287bcce877bSYinan Xu } 288bcce877bSYinan Xu // This MicroOp is used to wakeup another uop (the successor: MicroOp). 289bcce877bSYinan Xu def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 290bcce877bSYinan Xu wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 291bcce877bSYinan Xu } 29274515c5aSYinan Xu def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 2935844fcf0SLinJiawei} 2945844fcf0SLinJiawei 29546f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 296de169c67SWilliam Wang val uop = new MicroOp 29746f74b57SHaojin Tang} 29846f74b57SHaojin Tang 29946f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 300de169c67SWilliam Wang val flag = UInt(1.W) 301de169c67SWilliam Wang} 302de169c67SWilliam Wang 3032225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 30414a67055Ssfencevma val isRVC = Bool() 3059aca92b9SYinan Xu val robIdx = new RobPtr 30636d7aed5SLinJiawei val ftqIdx = new FtqPtr 30736d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 308bfb958a3SYinan Xu val level = RedirectLevel() 309bfb958a3SYinan Xu val interrupt = Bool() 310c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 311bfb958a3SYinan Xu 312de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 313de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 314fe211d16SLinJiawei 31520edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 316d2b20d1aSTang Haojin val debugIsCtrl = Bool() 317d2b20d1aSTang Haojin val debugIsMemVio = Bool() 31820edb3f7SWilliam Wang 3192d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 320bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 3212d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 322a25b1bceSLinJiawei} 323a25b1bceSLinJiawei 3242225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 3255c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 3265c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 3275c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 3285844fcf0SLinJiawei} 3295844fcf0SLinJiawei 3302b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 33160deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 33260deaca2SLinJiawei val isInt = Bool() 33360deaca2SLinJiawei val isFp = Bool() 33460deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3355844fcf0SLinJiawei} 3365844fcf0SLinJiawei 3372225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 33872235fa4SWilliam Wang val isMMIO = Bool() 3398635f18fSwangkaifan val isPerfCnt = Bool() 3408b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 34172951335SLi Qianruo val vaddr = UInt(VAddrBits.W) 3428744445eSMaxpicca-Li /* add L/S inst info in EXU */ 3438744445eSMaxpicca-Li // val L1toL2TlbLatency = UInt(XLEN.W) 3448744445eSMaxpicca-Li // val levelTlbHit = UInt(2.W) 345e402d94eSWilliam Wang} 3465844fcf0SLinJiawei 34746f74b57SHaojin Tangclass ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp { 348dc597826SJiawei Lin val src = Vec(3, UInt(XLEN.W)) 3495844fcf0SLinJiawei} 3505844fcf0SLinJiawei 35146f74b57SHaojin Tangclass ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp { 352dc597826SJiawei Lin val data = UInt(XLEN.W) 3537f1506e3SLinJiawei val fflags = UInt(5.W) 35497cfa7f8SLinJiawei val redirectValid = Bool() 35597cfa7f8SLinJiawei val redirect = new Redirect 356e402d94eSWilliam Wang val debug = new DebugBundle 3575844fcf0SLinJiawei} 3585844fcf0SLinJiawei 3592225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 36035bfeecbSYinan Xu val mtip = Input(Bool()) 36135bfeecbSYinan Xu val msip = Input(Bool()) 36235bfeecbSYinan Xu val meip = Input(Bool()) 363b3d79b37SYinan Xu val seip = Input(Bool()) 364d4aca96cSlqre val debug = Input(Bool()) 3655844fcf0SLinJiawei} 3665844fcf0SLinJiawei 3672225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 36835bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3693fa7b737SYinan Xu val isInterrupt = Input(Bool()) 37035bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 37135bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 37235bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 37335bfeecbSYinan Xu val interrupt = Output(Bool()) 37435bfeecbSYinan Xu} 37535bfeecbSYinan Xu 37646f74b57SHaojin Tangclass ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 3773a474d38SYinan Xu val isInterrupt = Bool() 3783a474d38SYinan Xu} 3793a474d38SYinan Xu 3809aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle { 381fe6452fcSYinan Xu val ldest = UInt(5.W) 382fe6452fcSYinan Xu val rfWen = Bool() 383fe6452fcSYinan Xu val fpWen = Bool() 384a1fd7de4SLinJiawei val wflags = Bool() 385fe6452fcSYinan Xu val commitType = CommitType() 386fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 387884dbb3bSLinJiawei val ftqIdx = new FtqPtr 388884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 389ccfddc82SHaojin Tang val isMove = Bool() 39014a67055Ssfencevma val isRVC = Bool() 3915844fcf0SLinJiawei 3929ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3939ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 394fe6452fcSYinan Xu} 3955844fcf0SLinJiawei 3969aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 397ccfddc82SHaojin Tang val isCommit = Bool() 398ccfddc82SHaojin Tang val commitValid = Vec(CommitWidth, Bool()) 3996474c47fSYinan Xu 400ccfddc82SHaojin Tang val isWalk = Bool() 401c51eab43SYinan Xu // valid bits optimized for walk 402ccfddc82SHaojin Tang val walkValid = Vec(CommitWidth, Bool()) 4036474c47fSYinan Xu 404ccfddc82SHaojin Tang val info = Vec(CommitWidth, new RobCommitInfo) 405fa7f2c26STang Haojin val robIdx = Vec(CommitWidth, new RobPtr) 40621e7a6c5SYinan Xu 4076474c47fSYinan Xu def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 4086474c47fSYinan Xu def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 4095844fcf0SLinJiawei} 4105844fcf0SLinJiawei 411fa7f2c26STang Haojinclass SnapshotPort(implicit p: Parameters) extends XSBundle { 412fa7f2c26STang Haojin val snptEnq = Bool() 413fa7f2c26STang Haojin val snptDeq = Bool() 414fa7f2c26STang Haojin val useSnpt = Bool() 415fa7f2c26STang Haojin val snptSelect = UInt(log2Ceil(RenameSnapshotNum).W) 416fa7f2c26STang Haojin} 417fa7f2c26STang Haojin 4181b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 41964e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 420037a131fSWilliam Wang val hit = Bool() 42162f57a35SLemover val flushState = Bool() 4221b7adedcSWilliam Wang val sourceType = RSFeedbackType() 423c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 424037a131fSWilliam Wang} 425037a131fSWilliam Wang 426d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 427d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 428d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 429d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 430d87b76aaSWilliam Wang val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 431d87b76aaSWilliam Wang val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 432d87b76aaSWilliam Wang val isFirstIssue = Input(Bool()) 433d87b76aaSWilliam Wang} 434d87b76aaSWilliam Wang 435f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 4365844fcf0SLinJiawei // to backend end 4375844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 438d2b20d1aSTang Haojin val stallReason = new StallReasonIO(DecodeWidth) 439f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 4405844fcf0SLinJiawei // from backend 441f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 4421e3fad10SLinJiawei} 443fcff7e94SZhangZifei 444f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle { 44545f497a4Shappy-lx val mode = UInt(4.W) 44645f497a4Shappy-lx val asid = UInt(16.W) 44745f497a4Shappy-lx val ppn = UInt(44.W) 44845f497a4Shappy-lx} 44945f497a4Shappy-lx 450f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 45145f497a4Shappy-lx val changed = Bool() 45245f497a4Shappy-lx 45345f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 45445f497a4Shappy-lx require(satp_value.getWidth == XLEN) 45545f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 45645f497a4Shappy-lx mode := sa.mode 45745f497a4Shappy-lx asid := sa.asid 458f1fe8698SLemover ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 45945f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 46045f497a4Shappy-lx } 461fcff7e94SZhangZifei} 462f1fe8698SLemover 463f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 464f1fe8698SLemover val satp = new TlbSatpBundle() 465fcff7e94SZhangZifei val priv = new Bundle { 466fcff7e94SZhangZifei val mxr = Bool() 467fcff7e94SZhangZifei val sum = Bool() 468fcff7e94SZhangZifei val imode = UInt(2.W) 469fcff7e94SZhangZifei val dmode = UInt(2.W) 470fcff7e94SZhangZifei } 4718fc4e859SZhangZifei 4728fc4e859SZhangZifei override def toPrintable: Printable = { 4738fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 4748fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4758fc4e859SZhangZifei } 476fcff7e94SZhangZifei} 477fcff7e94SZhangZifei 4782225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 479fcff7e94SZhangZifei val valid = Bool() 480fcff7e94SZhangZifei val bits = new Bundle { 481fcff7e94SZhangZifei val rs1 = Bool() 482fcff7e94SZhangZifei val rs2 = Bool() 483fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 48445f497a4Shappy-lx val asid = UInt(AsidLength.W) 485f1fe8698SLemover val flushPipe = Bool() 486fcff7e94SZhangZifei } 4878fc4e859SZhangZifei 4888fc4e859SZhangZifei override def toPrintable: Printable = { 489f1fe8698SLemover p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 4908fc4e859SZhangZifei } 491fcff7e94SZhangZifei} 492a165bd69Swangkaifan 493de169c67SWilliam Wang// Bundle for load violation predictor updating 494de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 4952b8b2e7aSWilliam Wang val valid = Bool() 496de169c67SWilliam Wang 497de169c67SWilliam Wang // wait table update 498de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 4992b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 500de169c67SWilliam Wang 501de169c67SWilliam Wang // store set update 502de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 503de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 504de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 5052b8b2e7aSWilliam Wang} 5062b8b2e7aSWilliam Wang 5072225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 5082b8b2e7aSWilliam Wang // Prefetcher 509ecccf78fSJay val l1I_pf_enable = Output(Bool()) 5102b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 51185de5caeSLinJiawei val l1D_pf_enable = Output(Bool()) 51285de5caeSLinJiawei val l1D_pf_train_on_hit = Output(Bool()) 51385de5caeSLinJiawei val l1D_pf_enable_agt = Output(Bool()) 51485de5caeSLinJiawei val l1D_pf_enable_pht = Output(Bool()) 5155d13017eSLinJiawei val l1D_pf_active_threshold = Output(UInt(4.W)) 5165d13017eSLinJiawei val l1D_pf_active_stride = Output(UInt(6.W)) 517edbf1204SLinJiawei val l1D_pf_enable_stride = Output(Bool()) 518f1d78cf7SLinJiawei val l2_pf_store_only = Output(Bool()) 519ecccf78fSJay // ICache 520ecccf78fSJay val icache_parity_enable = Output(Bool()) 521f3f22d72SYinan Xu // Labeled XiangShan 5222b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 523f3f22d72SYinan Xu // Load violation predictor 5242b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 5252b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 526c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 527c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 528c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 529f3f22d72SYinan Xu // Branch predictor 5302b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 531f3f22d72SYinan Xu // Memory Block 532f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 533d10a581eSWilliam Wang val ldld_vio_check_enable = Output(Bool()) 534d10a581eSWilliam Wang val soft_prefetch_enable = Output(Bool()) 535a4e57ea3SLi Qianruo val cache_error_enable = Output(Bool()) 53637225120Ssfencevma val uncache_write_outstanding_enable = Output(Bool()) 537aac4464eSYinan Xu // Rename 5385b47c58cSYinan Xu val fusion_enable = Output(Bool()) 5395b47c58cSYinan Xu val wfi_enable = Output(Bool()) 540af2f7849Shappy-lx // Decode 541af2f7849Shappy-lx val svinval_enable = Output(Bool()) 542af2f7849Shappy-lx 543b6982e83SLemover // distribute csr write signal 544b6982e83SLemover val distribute_csr = new DistributedCSRIO() 54572951335SLi Qianruo 546ddb65c47SLi Qianruo val singlestep = Output(Bool()) 54772951335SLi Qianruo val frontend_trigger = new FrontendTdataDistributeIO() 54872951335SLi Qianruo val mem_trigger = new MemTdataDistributeIO() 54972951335SLi Qianruo val trigger_enable = Output(Vec(10, Bool())) 550b6982e83SLemover} 551b6982e83SLemover 552b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 5531c746d3aScui fliter // CSR has been written by csr inst, copies of csr should be updated 554b6982e83SLemover val w = ValidIO(new Bundle { 555b6982e83SLemover val addr = Output(UInt(12.W)) 556b6982e83SLemover val data = Output(UInt(XLEN.W)) 557b6982e83SLemover }) 5582b8b2e7aSWilliam Wang} 559e19f7967SWilliam Wang 560e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 561e19f7967SWilliam Wang // Request csr to be updated 562e19f7967SWilliam Wang // 563e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 564e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 565e19f7967SWilliam Wang // 566e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 567e19f7967SWilliam Wang val w = ValidIO(new Bundle { 568e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 569e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 570e19f7967SWilliam Wang }) 571e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 572e19f7967SWilliam Wang when(valid){ 573e19f7967SWilliam Wang w.bits.addr := addr 574e19f7967SWilliam Wang w.bits.data := data 575e19f7967SWilliam Wang } 576e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 577e19f7967SWilliam Wang } 578e19f7967SWilliam Wang} 57972951335SLi Qianruo 5800f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 5810f59c834SWilliam Wang // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 5820f59c834SWilliam Wang val source = Output(new Bundle() { 5830f59c834SWilliam Wang val tag = Bool() // l1 tag array 5840f59c834SWilliam Wang val data = Bool() // l1 data array 5850f59c834SWilliam Wang val l2 = Bool() 5860f59c834SWilliam Wang }) 5870f59c834SWilliam Wang val opType = Output(new Bundle() { 5880f59c834SWilliam Wang val fetch = Bool() 5890f59c834SWilliam Wang val load = Bool() 5900f59c834SWilliam Wang val store = Bool() 5910f59c834SWilliam Wang val probe = Bool() 5920f59c834SWilliam Wang val release = Bool() 5930f59c834SWilliam Wang val atom = Bool() 5940f59c834SWilliam Wang }) 5950f59c834SWilliam Wang val paddr = Output(UInt(PAddrBits.W)) 5960f59c834SWilliam Wang 5970f59c834SWilliam Wang // report error and paddr to beu 5980f59c834SWilliam Wang // bus error unit will receive error info iff ecc_error.valid 5990f59c834SWilliam Wang val report_to_beu = Output(Bool()) 6000f59c834SWilliam Wang 6010f59c834SWilliam Wang // there is an valid error 6020f59c834SWilliam Wang // l1 cache error will always be report to CACHE_ERROR csr 6030f59c834SWilliam Wang val valid = Output(Bool()) 6040f59c834SWilliam Wang 6050f59c834SWilliam Wang def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 6060f59c834SWilliam Wang val beu_info = Wire(new L1BusErrorUnitInfo) 6070f59c834SWilliam Wang beu_info.ecc_error.valid := report_to_beu 6080f59c834SWilliam Wang beu_info.ecc_error.bits := paddr 6090f59c834SWilliam Wang beu_info 6100f59c834SWilliam Wang } 6110f59c834SWilliam Wang} 612bc63e578SLi Qianruo 613bc63e578SLi Qianruo/* TODO how to trigger on next inst? 614bc63e578SLi Qianruo1. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 615bc63e578SLi Qianruo2. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 616bc63e578SLi Qianruoxret csr to pc + 4/ + 2 617bc63e578SLi Qianruo2.5 The problem is to let it commit. This is the real TODO 618bc63e578SLi Qianruo3. If it is load and hit before just treat it as regular load exception 619bc63e578SLi Qianruo */ 620bc63e578SLi Qianruo 621bc63e578SLi Qianruo// This bundle carries trigger hit info along the pipeline 622bc63e578SLi Qianruo// Now there are 10 triggers divided into 5 groups of 2 623bc63e578SLi Qianruo// These groups are 624bc63e578SLi Qianruo// (if if) (store store) (load loid) (if store) (if load) 625bc63e578SLi Qianruo 626bc63e578SLi Qianruo// Triggers in the same group can chain, meaning that they only 627bc63e578SLi Qianruo// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 628bc63e578SLi Qianruo// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 629bc63e578SLi Qianruo// Timing of 0 means trap at current inst, 1 means trap at next inst 630bc63e578SLi Qianruo// Chaining and timing and the validness of a trigger is controlled by csr 631bc63e578SLi Qianruo// In two chained triggers, if they have different timing, both won't fire 63284e47f35SLi Qianruo//class TriggerCf (implicit p: Parameters) extends XSBundle { 63384e47f35SLi Qianruo// val triggerHitVec = Vec(10, Bool()) 63484e47f35SLi Qianruo// val triggerTiming = Vec(10, Bool()) 63584e47f35SLi Qianruo// val triggerChainVec = Vec(5, Bool()) 63684e47f35SLi Qianruo//} 63784e47f35SLi Qianruo 63872951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle { 63984e47f35SLi Qianruo // frontend 64084e47f35SLi Qianruo val frontendHit = Vec(4, Bool()) 641ddb65c47SLi Qianruo// val frontendTiming = Vec(4, Bool()) 642ddb65c47SLi Qianruo// val frontendHitNext = Vec(4, Bool()) 64384e47f35SLi Qianruo 644ddb65c47SLi Qianruo// val frontendException = Bool() 64584e47f35SLi Qianruo // backend 64684e47f35SLi Qianruo val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 64784e47f35SLi Qianruo val backendHit = Vec(6, Bool()) 648ddb65c47SLi Qianruo// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 64984e47f35SLi Qianruo 65084e47f35SLi Qianruo // Two situations not allowed: 65184e47f35SLi Qianruo // 1. load data comparison 65284e47f35SLi Qianruo // 2. store chaining with store 65384e47f35SLi Qianruo def getHitFrontend = frontendHit.reduce(_ || _) 65484e47f35SLi Qianruo def getHitBackend = backendHit.reduce(_ || _) 655ddb65c47SLi Qianruo def hit = getHitFrontend || getHitBackend 656d7dd1af1SLi Qianruo def clear(): Unit = { 657d7dd1af1SLi Qianruo frontendHit.foreach(_ := false.B) 658d7dd1af1SLi Qianruo backendEn.foreach(_ := false.B) 659d7dd1af1SLi Qianruo backendHit.foreach(_ := false.B) 660d7dd1af1SLi Qianruo } 66172951335SLi Qianruo} 66272951335SLi Qianruo 663bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR 664bc63e578SLi Qianruo// to Frontend, Load and Store. 66572951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 66672951335SLi Qianruo val t = Valid(new Bundle { 66772951335SLi Qianruo val addr = Output(UInt(2.W)) 66872951335SLi Qianruo val tdata = new MatchTriggerIO 66972951335SLi Qianruo }) 67072951335SLi Qianruo } 67172951335SLi Qianruo 67272951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 67372951335SLi Qianruo val t = Valid(new Bundle { 67472951335SLi Qianruo val addr = Output(UInt(3.W)) 67572951335SLi Qianruo val tdata = new MatchTriggerIO 67672951335SLi Qianruo }) 67772951335SLi Qianruo} 67872951335SLi Qianruo 67972951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle { 68072951335SLi Qianruo val matchType = Output(UInt(2.W)) 68172951335SLi Qianruo val select = Output(Bool()) 68272951335SLi Qianruo val timing = Output(Bool()) 68372951335SLi Qianruo val action = Output(Bool()) 68472951335SLi Qianruo val chain = Output(Bool()) 68572951335SLi Qianruo val tdata2 = Output(UInt(64.W)) 68672951335SLi Qianruo} 687b9e121dfShappy-lx 688d2b20d1aSTang Haojinclass StallReasonIO(width: Int) extends Bundle { 689d2b20d1aSTang Haojin val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 690d2b20d1aSTang Haojin val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 691d2b20d1aSTang Haojin} 692d2b20d1aSTang Haojin 693b9e121dfShappy-lx// custom l2 - l1 interface 694b9e121dfShappy-lxclass L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 695b9e121dfShappy-lx val sourceId = UInt(log2Up(cfg.nMissEntries).W) // tilelink sourceID -> mshr id 696b9e121dfShappy-lx} 697