xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision c7160cd3e17f1f3c35393bcf4ee63b39665ec264)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
171e3fad10SLinJiaweipackage xiangshan
181e3fad10SLinJiawei
191e3fad10SLinJiaweiimport chisel3._
205844fcf0SLinJiaweiimport chisel3.util._
219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO
23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode}
245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
27f634c609SLingrui98import xiangshan.frontend.GlobalHistory
287447ee13SLingrui98import xiangshan.frontend.RASEntry
292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl
30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr
31e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead
32f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO
33ceaf5e1fSLingrui98import utils._
34b0ae3ac4SLinJiawei
352fbdb79bSLingrui98import scala.math.max
36d471c5aeSLingrui98import Chisel.experimental.chiselName
372225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
3888825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt
39b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry
4014a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry
411e3fad10SLinJiawei
42627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
433803411bSzhanglinjuan  val valid = Bool()
4435fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
45fe211d16SLinJiawei
46627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
473803411bSzhanglinjuan}
483803411bSzhanglinjuan
49627c0a19Szhanglinjuanobject ValidUndirectioned {
50627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
51627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
523803411bSzhanglinjuan  }
533803411bSzhanglinjuan}
543803411bSzhanglinjuan
551b7adedcSWilliam Wangobject RSFeedbackType {
561b7adedcSWilliam Wang  val tlbMiss = 0.U(2.W)
571b7adedcSWilliam Wang  val mshrFull = 1.U(2.W)
581b7adedcSWilliam Wang  val dataInvalid = 2.U(2.W)
59d87b76aaSWilliam Wang  val bankConflict = 3.U(2.W)
601b7adedcSWilliam Wang
611b7adedcSWilliam Wang  def apply() = UInt(2.W)
621b7adedcSWilliam Wang}
631b7adedcSWilliam Wang
642225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle {
65097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
66097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
67097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
6851b2a476Szoujr}
6951b2a476Szoujr
702225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
71f226232fSzhanglinjuan  // from backend
7269cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
73f226232fSzhanglinjuan  // frontend -> backend -> frontend
74f226232fSzhanglinjuan  val pd = new PreDecodeInfo
758a5e9243SLinJiawei  val rasSp = UInt(log2Up(RasSize).W)
762e947747SLinJiawei  val rasEntry = new RASEntry
778a5e9243SLinJiawei  val hist = new GlobalHistory
78e690b0d3SLingrui98  val phist = UInt(PathHistoryLength.W)
79e7b046c5Szoujr  val specCnt = Vec(numBr, UInt(10.W))
805df4db2aSLingrui98  val phNewBit = Bool()
81fe3a74fcSYinan Xu  // need pipeline update
828a597714Szoujr  val br_hit = Bool()
832e947747SLinJiawei  val predTaken = Bool()
84b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
859a2e6b8aSLinJiawei  val taken = Bool()
86b2e6921eSLinJiawei  val isMisPred = Bool()
87d0527adfSzoujr  val shift = UInt((log2Ceil(numBr)+1).W)
88d0527adfSzoujr  val addIntoHist = Bool()
8914a6653fSLingrui98
9014a6653fSLingrui98  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
9114a6653fSLingrui98    this.hist := entry.ghist
9214a6653fSLingrui98    this.phist := entry.phist
9314a6653fSLingrui98    this.phNewBit := entry.phNewBit
9414a6653fSLingrui98    this.rasSp := entry.rasSp
9514a6653fSLingrui98    this.rasEntry := entry.rasEntry
9614a6653fSLingrui98    this.specCnt := entry.specCnt
9714a6653fSLingrui98    this
9814a6653fSLingrui98  }
99b2e6921eSLinJiawei}
100b2e6921eSLinJiawei
1015844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
102de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle {
1035844fcf0SLinJiawei  val instr = UInt(32.W)
1045844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
105de169c67SWilliam Wang  val foldpc = UInt(MemPredPCWidth.W)
106baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
1075844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
108faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
109cde9280dSLinJiawei  val pred_taken = Bool()
110c84054caSLinJiawei  val crossPageIPFFix = Bool()
111de169c67SWilliam Wang  val storeSetHit = Bool() // inst has been allocated an store set
112*c7160cd3SWilliam Wang  val waitForSqIdx = new SqPtr // store set predicted previous store sqIdx
1132b8b2e7aSWilliam Wang  val loadWaitBit = Bool() // load inst should not be executed until all former store addr calcuated
114de169c67SWilliam Wang  val ssid = UInt(SSIDWidth.W)
115884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
116884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1171f0e2dc7SJiawei Lin  // This inst will flush all the pipe when it is the oldest inst in ROB,
1181f0e2dc7SJiawei Lin  // then replay from this inst itself
1191f0e2dc7SJiawei Lin  val replayInst = Bool()
1205844fcf0SLinJiawei}
1215844fcf0SLinJiawei
1222225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
1232ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
124dc597826SJiawei Lin  val typeTagIn = UInt(1.W)
125dc597826SJiawei Lin  val typeTagOut = UInt(1.W)
1262ce29ed6SLinJiawei  val fromInt = Bool()
1272ce29ed6SLinJiawei  val wflags = Bool()
1282ce29ed6SLinJiawei  val fpWen = Bool()
1292ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
1302ce29ed6SLinJiawei  val div = Bool()
1312ce29ed6SLinJiawei  val sqrt = Bool()
1322ce29ed6SLinJiawei  val fcvt = Bool()
1332ce29ed6SLinJiawei  val typ = UInt(2.W)
1342ce29ed6SLinJiawei  val fmt = UInt(2.W)
1352ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
136e6c6b64fSLinJiawei  val rm = UInt(3.W)
137579b9f28SLinJiawei}
138579b9f28SLinJiawei
1395844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1402225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle {
14120e31bd1SYinan Xu  val srcType = Vec(3, SrcType())
14220e31bd1SYinan Xu  val lsrc = Vec(3, UInt(5.W))
1439a2e6b8aSLinJiawei  val ldest = UInt(5.W)
1449a2e6b8aSLinJiawei  val fuType = FuType()
1459a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1469a2e6b8aSLinJiawei  val rfWen = Bool()
1479a2e6b8aSLinJiawei  val fpWen = Bool()
1489a2e6b8aSLinJiawei  val isXSTrap = Bool()
1492d366136SLinJiawei  val noSpecExec = Bool() // wait forward
1502d366136SLinJiawei  val blockBackward = Bool() // block backward
15145a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
152db34a189SLinJiawei  val isRVF = Bool()
153c2a8ae00SYikeZhou  val selImm = SelImm()
154b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
155a3edac52SYinan Xu  val commitType = CommitType()
156579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
157aac4464eSYinan Xu  val isMove = Bool()
158d4aca96cSlqre  val singleStep = Bool()
15988825c5cSYinan Xu  val isFused = UInt(3.W)
1603f4ec46fSCODE-JTZ  val isORI = Bool() //for softprefetch
1613f4ec46fSCODE-JTZ  val isSoftPrefetchRead = Bool() //for softprefetch
1623f4ec46fSCODE-JTZ  val isSoftPrefetchWrite = Bool() //for softprefetch
163c88c3a2aSYinan Xu  // This inst will flush all the pipe when it is the oldest inst in ROB,
164c88c3a2aSYinan Xu  // then replay from this inst itself
165c88c3a2aSYinan Xu  val replayInst = Bool()
166be25371aSYikeZhou
16788825c5cSYinan Xu  private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen,
168c2a8ae00SYikeZhou    isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
16988825c5cSYinan Xu
17088825c5cSYinan Xu  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
17188825c5cSYinan Xu    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
17288825c5cSYinan Xu    allSignals zip decoder foreach { case (s, d) => s := d }
1734d24c305SYikeZhou    commitType := DontCare
174be25371aSYikeZhou    this
175be25371aSYikeZhou  }
17688825c5cSYinan Xu
17788825c5cSYinan Xu  def decode(bit: List[BitPat]): CtrlSignals = {
17888825c5cSYinan Xu    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
17988825c5cSYinan Xu    this
18088825c5cSYinan Xu  }
1815844fcf0SLinJiawei}
1825844fcf0SLinJiawei
1832225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle {
1845844fcf0SLinJiawei  val cf = new CtrlFlow
1855844fcf0SLinJiawei  val ctrl = new CtrlSignals
1865844fcf0SLinJiawei}
1875844fcf0SLinJiawei
1882225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle {
1898b8e745dSYikeZhou  val eliminatedMove = Bool()
190ba4100caSYinan Xu  // val fetchTime = UInt(64.W)
191ebb8ebf8SYinan Xu  val renameTime = UInt(XLEN.W)
192ebb8ebf8SYinan Xu  val dispatchTime = UInt(XLEN.W)
193ebb8ebf8SYinan Xu  val enqRsTime = UInt(XLEN.W)
194ebb8ebf8SYinan Xu  val selectTime = UInt(XLEN.W)
195ebb8ebf8SYinan Xu  val issueTime = UInt(XLEN.W)
196ebb8ebf8SYinan Xu  val writebackTime = UInt(XLEN.W)
1977cef916fSYinan Xu  // val commitTime = UInt(64.W)
19820edb3f7SWilliam Wang  val runahead_checkpoint_id = UInt(64.W)
199ba4100caSYinan Xu}
200ba4100caSYinan Xu
20148d1472eSWilliam Wang// Separate LSQ
2022225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle {
203915c0dd4SYinan Xu  val lqIdx = new LqPtr
2045c1ae31bSYinan Xu  val sqIdx = new SqPtr
20524726fbfSWilliam Wang}
20624726fbfSWilliam Wang
207b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
2082225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl {
20920e31bd1SYinan Xu  val srcState = Vec(3, SrcState())
21020e31bd1SYinan Xu  val psrc = Vec(3, UInt(PhyRegIdxWidth.W))
21120e31bd1SYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
21220e31bd1SYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
2139aca92b9SYinan Xu  val robIdx = new RobPtr
214fe6452fcSYinan Xu  val lqIdx = new LqPtr
215fe6452fcSYinan Xu  val sqIdx = new SqPtr
216355fcd20SAllen  val diffTestDebugLrScValid = Bool()
2178b8e745dSYikeZhou  val eliminatedMove = Bool()
2187cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
21983596a03SYinan Xu  def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = {
220a338f247SYinan Xu    (index, rfType) match {
22120e31bd1SYinan Xu      case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B)
22220e31bd1SYinan Xu      case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B)
22320e31bd1SYinan Xu      case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B)
22420e31bd1SYinan Xu      case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B)
22520e31bd1SYinan Xu      case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B)
226a338f247SYinan Xu      case _ => false.B
227a338f247SYinan Xu    }
228a338f247SYinan Xu  }
2295c7674feSYinan Xu  def srcIsReady: Vec[Bool] = {
230c9ebdf90SYinan Xu    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
2315c7674feSYinan Xu  }
2325c7674feSYinan Xu  def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U
2335c7674feSYinan Xu  def doWriteFpRf: Bool = ctrl.fpWen
234c88c3a2aSYinan Xu  def clearExceptions(): MicroOp = {
235c88c3a2aSYinan Xu    cf.exceptionVec.map(_ := false.B)
236c88c3a2aSYinan Xu    ctrl.replayInst := false.B
237c88c3a2aSYinan Xu    ctrl.flushPipe := false.B
238c88c3a2aSYinan Xu    this
239c88c3a2aSYinan Xu  }
2405844fcf0SLinJiawei}
2415844fcf0SLinJiawei
242de169c67SWilliam Wangclass MicroOpRbExt(implicit p: Parameters) extends XSBundle {
243de169c67SWilliam Wang  val uop = new MicroOp
244de169c67SWilliam Wang  val flag = UInt(1.W)
245de169c67SWilliam Wang}
246de169c67SWilliam Wang
2472225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle {
2489aca92b9SYinan Xu  val robIdx = new RobPtr
24936d7aed5SLinJiawei  val ftqIdx = new FtqPtr
25036d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
251bfb958a3SYinan Xu  val level = RedirectLevel()
252bfb958a3SYinan Xu  val interrupt = Bool()
253c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
254bfb958a3SYinan Xu
255de169c67SWilliam Wang  val stFtqIdx = new FtqPtr // for load violation predict
256de169c67SWilliam Wang  val stFtqOffset = UInt(log2Up(PredictWidth).W)
257fe211d16SLinJiawei
25820edb3f7SWilliam Wang  val debug_runahead_checkpoint_id = UInt(64.W)
25920edb3f7SWilliam Wang
2602d7c7105SYinan Xu  // def isUnconditional() = RedirectLevel.isUnconditional(level)
261bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
2622d7c7105SYinan Xu  // def isException() = RedirectLevel.isException(level)
263a25b1bceSLinJiawei}
264a25b1bceSLinJiawei
2652225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
2665c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
2675c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
2685c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
2695844fcf0SLinJiawei}
2705844fcf0SLinJiawei
2712b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle {
27260deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
27360deaca2SLinJiawei  val isInt = Bool()
27460deaca2SLinJiawei  val isFp = Bool()
27560deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
2765844fcf0SLinJiawei}
2775844fcf0SLinJiawei
2782225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle {
27972235fa4SWilliam Wang  val isMMIO = Bool()
2808635f18fSwangkaifan  val isPerfCnt = Bool()
2818b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
282e402d94eSWilliam Wang}
2835844fcf0SLinJiawei
2842225d46eSJiawei Linclass ExuInput(implicit p: Parameters) extends XSBundle {
2855844fcf0SLinJiawei  val uop = new MicroOp
286dc597826SJiawei Lin  val src = Vec(3, UInt(XLEN.W))
2875844fcf0SLinJiawei}
2885844fcf0SLinJiawei
2892225d46eSJiawei Linclass ExuOutput(implicit p: Parameters) extends XSBundle {
2905844fcf0SLinJiawei  val uop = new MicroOp
291dc597826SJiawei Lin  val data = UInt(XLEN.W)
2927f1506e3SLinJiawei  val fflags = UInt(5.W)
29397cfa7f8SLinJiawei  val redirectValid = Bool()
29497cfa7f8SLinJiawei  val redirect = new Redirect
295e402d94eSWilliam Wang  val debug = new DebugBundle
2965844fcf0SLinJiawei}
2975844fcf0SLinJiawei
2982225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
29935bfeecbSYinan Xu  val mtip = Input(Bool())
30035bfeecbSYinan Xu  val msip = Input(Bool())
30135bfeecbSYinan Xu  val meip = Input(Bool())
302d4aca96cSlqre  val debug = Input(Bool())
3035844fcf0SLinJiawei}
3045844fcf0SLinJiawei
3052225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle {
30635bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
3073fa7b737SYinan Xu  val isInterrupt = Input(Bool())
30835bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
30935bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
31035bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
31135bfeecbSYinan Xu  val interrupt = Output(Bool())
31235bfeecbSYinan Xu}
31335bfeecbSYinan Xu
3142225d46eSJiawei Linclass ExceptionInfo(implicit p: Parameters) extends XSBundle {
3153a474d38SYinan Xu  val uop = new MicroOp
3163a474d38SYinan Xu  val isInterrupt = Bool()
3173a474d38SYinan Xu}
3183a474d38SYinan Xu
3199aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle {
320fe6452fcSYinan Xu  val ldest = UInt(5.W)
321fe6452fcSYinan Xu  val rfWen = Bool()
322fe6452fcSYinan Xu  val fpWen = Bool()
323a1fd7de4SLinJiawei  val wflags = Bool()
324fe6452fcSYinan Xu  val commitType = CommitType()
3258b8e745dSYikeZhou  val eliminatedMove = Bool()
326fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
327fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
328884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
329884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
33088825c5cSYinan Xu  val isFused = UInt(3.W)
3315844fcf0SLinJiawei
3329ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3339ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
334fe6452fcSYinan Xu}
3355844fcf0SLinJiawei
3369aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle {
33721e7a6c5SYinan Xu  val isWalk = Output(Bool())
33821e7a6c5SYinan Xu  val valid = Vec(CommitWidth, Output(Bool()))
3399aca92b9SYinan Xu  val info = Vec(CommitWidth, Output(new RobCommitInfo))
34021e7a6c5SYinan Xu
34121e7a6c5SYinan Xu  def hasWalkInstr = isWalk && valid.asUInt.orR
342fe211d16SLinJiawei
34321e7a6c5SYinan Xu  def hasCommitInstr = !isWalk && valid.asUInt.orR
3445844fcf0SLinJiawei}
3455844fcf0SLinJiawei
3461b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle {
34764e8d8bdSZhangZifei  val rsIdx = UInt(log2Up(IssQueSize).W)
348037a131fSWilliam Wang  val hit = Bool()
34962f57a35SLemover  val flushState = Bool()
3501b7adedcSWilliam Wang  val sourceType = RSFeedbackType()
351*c7160cd3SWilliam Wang  val dataInvalidSqIdx = new SqPtr
352037a131fSWilliam Wang}
353037a131fSWilliam Wang
354d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
355d87b76aaSWilliam Wang  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
356d87b76aaSWilliam Wang  // for instance: MemRSFeedbackIO()(updateP)
357d87b76aaSWilliam Wang  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
358d87b76aaSWilliam Wang  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
359d87b76aaSWilliam Wang  val rsIdx = Input(UInt(log2Up(IssQueSize).W))
360d87b76aaSWilliam Wang  val isFirstIssue = Input(Bool())
361d87b76aaSWilliam Wang}
362d87b76aaSWilliam Wang
363f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
3645844fcf0SLinJiawei  // to backend end
3655844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
366f06ca0bfSLingrui98  val fromFtq = new FtqToCtrlIO
3675844fcf0SLinJiawei  // from backend
368f06ca0bfSLingrui98  val toFtq = Flipped(new CtrlToFtqIO)
3691e3fad10SLinJiawei}
370fcff7e94SZhangZifei
3712225d46eSJiawei Linclass TlbCsrBundle(implicit p: Parameters) extends XSBundle {
372fcff7e94SZhangZifei  val satp = new Bundle {
373fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
374fcff7e94SZhangZifei    val asid = UInt(16.W)
375fcff7e94SZhangZifei    val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
376fcff7e94SZhangZifei  }
377fcff7e94SZhangZifei  val priv = new Bundle {
378fcff7e94SZhangZifei    val mxr = Bool()
379fcff7e94SZhangZifei    val sum = Bool()
380fcff7e94SZhangZifei    val imode = UInt(2.W)
381fcff7e94SZhangZifei    val dmode = UInt(2.W)
382fcff7e94SZhangZifei  }
3838fc4e859SZhangZifei
3848fc4e859SZhangZifei  override def toPrintable: Printable = {
3858fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
3868fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
3878fc4e859SZhangZifei  }
388fcff7e94SZhangZifei}
389fcff7e94SZhangZifei
3902225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle {
391fcff7e94SZhangZifei  val valid = Bool()
392fcff7e94SZhangZifei  val bits = new Bundle {
393fcff7e94SZhangZifei    val rs1 = Bool()
394fcff7e94SZhangZifei    val rs2 = Bool()
395fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
396fcff7e94SZhangZifei  }
3978fc4e859SZhangZifei
3988fc4e859SZhangZifei  override def toPrintable: Printable = {
3998fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
4008fc4e859SZhangZifei  }
401fcff7e94SZhangZifei}
402a165bd69Swangkaifan
403de169c67SWilliam Wang// Bundle for load violation predictor updating
404de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
4052b8b2e7aSWilliam Wang  val valid = Bool()
406de169c67SWilliam Wang
407de169c67SWilliam Wang  // wait table update
408de169c67SWilliam Wang  val waddr = UInt(MemPredPCWidth.W)
4092b8b2e7aSWilliam Wang  val wdata = Bool() // true.B by default
410de169c67SWilliam Wang
411de169c67SWilliam Wang  // store set update
412de169c67SWilliam Wang  // by default, ldpc/stpc should be xor folded
413de169c67SWilliam Wang  val ldpc = UInt(MemPredPCWidth.W)
414de169c67SWilliam Wang  val stpc = UInt(MemPredPCWidth.W)
4152b8b2e7aSWilliam Wang}
4162b8b2e7aSWilliam Wang
4172225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
4182b8b2e7aSWilliam Wang  // Prefetcher
4192b8b2e7aSWilliam Wang  val l1plus_pf_enable = Output(Bool())
4202b8b2e7aSWilliam Wang  val l2_pf_enable = Output(Bool())
421f3f22d72SYinan Xu  // Labeled XiangShan
4222b8b2e7aSWilliam Wang  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
423f3f22d72SYinan Xu  // Load violation predictor
4242b8b2e7aSWilliam Wang  val lvpred_disable = Output(Bool())
4252b8b2e7aSWilliam Wang  val no_spec_load = Output(Bool())
426*c7160cd3SWilliam Wang  val storeset_wait_store = Output(Bool())
427*c7160cd3SWilliam Wang  val storeset_no_fast_wakeup = Output(Bool())
428*c7160cd3SWilliam Wang  val lvpred_timeout = Output(UInt(5.W))
429f3f22d72SYinan Xu  // Branch predictor
4302b8b2e7aSWilliam Wang  val bp_ctrl = Output(new BPUCtrl)
431f3f22d72SYinan Xu  // Memory Block
432f3f22d72SYinan Xu  val sbuffer_threshold = Output(UInt(4.W))
433aac4464eSYinan Xu  // Rename
434aac4464eSYinan Xu  val move_elim_enable = Output(Bool())
435b6982e83SLemover  // distribute csr write signal
436b6982e83SLemover  val distribute_csr = new DistributedCSRIO()
437b6982e83SLemover}
438b6982e83SLemover
439b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle {
440b6982e83SLemover  val w = ValidIO(new Bundle {
441b6982e83SLemover    val addr = Output(UInt(12.W))
442b6982e83SLemover    val data = Output(UInt(XLEN.W))
443b6982e83SLemover  })
4442b8b2e7aSWilliam Wang}
445