xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision c2ad24ebc444d2c142bb4b9ff0e7e891d1c25d9d)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
171e3fad10SLinJiaweipackage xiangshan
181e3fad10SLinJiawei
191e3fad10SLinJiaweiimport chisel3._
205844fcf0SLinJiaweiimport chisel3.util._
219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO
23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode}
245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
27*c2ad24ebSLingrui98import xiangshan.frontend.{GlobalHistory, ShiftingGlobalHistory, CircularGlobalHistory}
287447ee13SLingrui98import xiangshan.frontend.RASEntry
292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl
30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr
31*c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr
32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead
33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO
34ceaf5e1fSLingrui98import utils._
35b0ae3ac4SLinJiawei
362fbdb79bSLingrui98import scala.math.max
37d471c5aeSLingrui98import Chisel.experimental.chiselName
382225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
3988825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt
40b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry
4114a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry
421e3fad10SLinJiawei
43627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
443803411bSzhanglinjuan  val valid = Bool()
4535fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
46fe211d16SLinJiawei
47627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
483803411bSzhanglinjuan}
493803411bSzhanglinjuan
50627c0a19Szhanglinjuanobject ValidUndirectioned {
51627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
52627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
533803411bSzhanglinjuan  }
543803411bSzhanglinjuan}
553803411bSzhanglinjuan
561b7adedcSWilliam Wangobject RSFeedbackType {
5767682d05SWilliam Wang  val tlbMiss = 0.U(3.W)
5867682d05SWilliam Wang  val mshrFull = 1.U(3.W)
5967682d05SWilliam Wang  val dataInvalid = 2.U(3.W)
6067682d05SWilliam Wang  val bankConflict = 3.U(3.W)
6167682d05SWilliam Wang  val ldVioCheckRedo = 4.U(3.W)
621b7adedcSWilliam Wang
6367682d05SWilliam Wang  def apply() = UInt(3.W)
641b7adedcSWilliam Wang}
651b7adedcSWilliam Wang
662225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle {
67097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
68097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
69097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
7051b2a476Szoujr}
7151b2a476Szoujr
722225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
73f226232fSzhanglinjuan  // from backend
7469cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
75f226232fSzhanglinjuan  // frontend -> backend -> frontend
76f226232fSzhanglinjuan  val pd = new PreDecodeInfo
778a5e9243SLinJiawei  val rasSp = UInt(log2Up(RasSize).W)
782e947747SLinJiawei  val rasEntry = new RASEntry
79*c2ad24ebSLingrui98  // val hist = new ShiftingGlobalHistory
80*c2ad24ebSLingrui98  val histPtr = new CGHPtr
81e690b0d3SLingrui98  val phist = UInt(PathHistoryLength.W)
82e7b046c5Szoujr  val specCnt = Vec(numBr, UInt(10.W))
835df4db2aSLingrui98  val phNewBit = Bool()
84fe3a74fcSYinan Xu  // need pipeline update
858a597714Szoujr  val br_hit = Bool()
862e947747SLinJiawei  val predTaken = Bool()
87b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
889a2e6b8aSLinJiawei  val taken = Bool()
89b2e6921eSLinJiawei  val isMisPred = Bool()
90d0527adfSzoujr  val shift = UInt((log2Ceil(numBr)+1).W)
91d0527adfSzoujr  val addIntoHist = Bool()
9214a6653fSLingrui98
9314a6653fSLingrui98  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
94*c2ad24ebSLingrui98    // this.hist := entry.ghist
95*c2ad24ebSLingrui98    this.histPtr := entry.histPtr
9614a6653fSLingrui98    this.phist := entry.phist
9714a6653fSLingrui98    this.phNewBit := entry.phNewBit
9814a6653fSLingrui98    this.rasSp := entry.rasSp
9914a6653fSLingrui98    this.rasEntry := entry.rasEntry
10014a6653fSLingrui98    this.specCnt := entry.specCnt
10114a6653fSLingrui98    this
10214a6653fSLingrui98  }
103b2e6921eSLinJiawei}
104b2e6921eSLinJiawei
1055844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
106de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle {
1075844fcf0SLinJiawei  val instr = UInt(32.W)
1085844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
109de169c67SWilliam Wang  val foldpc = UInt(MemPredPCWidth.W)
110baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
1115844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
112faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
113cde9280dSLinJiawei  val pred_taken = Bool()
114c84054caSLinJiawei  val crossPageIPFFix = Bool()
115de169c67SWilliam Wang  val storeSetHit = Bool() // inst has been allocated an store set
116c7160cd3SWilliam Wang  val waitForSqIdx = new SqPtr // store set predicted previous store sqIdx
117d1fe0262SWilliam Wang  // Load wait is needed
118d1fe0262SWilliam Wang  // load inst will not be executed until former store (predicted by mdp) addr calcuated
119d1fe0262SWilliam Wang  val loadWaitBit = Bool()
120d1fe0262SWilliam Wang  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
121d1fe0262SWilliam Wang  // load inst will not be executed until ALL former store addr calcuated
122d1fe0262SWilliam Wang  val loadWaitStrict = Bool()
123de169c67SWilliam Wang  val ssid = UInt(SSIDWidth.W)
124884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
125884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1261f0e2dc7SJiawei Lin  // This inst will flush all the pipe when it is the oldest inst in ROB,
1271f0e2dc7SJiawei Lin  // then replay from this inst itself
1281f0e2dc7SJiawei Lin  val replayInst = Bool()
1295844fcf0SLinJiawei}
1305844fcf0SLinJiawei
1312225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
1322ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
133dc597826SJiawei Lin  val typeTagIn = UInt(1.W)
134dc597826SJiawei Lin  val typeTagOut = UInt(1.W)
1352ce29ed6SLinJiawei  val fromInt = Bool()
1362ce29ed6SLinJiawei  val wflags = Bool()
1372ce29ed6SLinJiawei  val fpWen = Bool()
1382ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
1392ce29ed6SLinJiawei  val div = Bool()
1402ce29ed6SLinJiawei  val sqrt = Bool()
1412ce29ed6SLinJiawei  val fcvt = Bool()
1422ce29ed6SLinJiawei  val typ = UInt(2.W)
1432ce29ed6SLinJiawei  val fmt = UInt(2.W)
1442ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
145e6c6b64fSLinJiawei  val rm = UInt(3.W)
146579b9f28SLinJiawei}
147579b9f28SLinJiawei
1485844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1492225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle {
15020e31bd1SYinan Xu  val srcType = Vec(3, SrcType())
15120e31bd1SYinan Xu  val lsrc = Vec(3, UInt(5.W))
1529a2e6b8aSLinJiawei  val ldest = UInt(5.W)
1539a2e6b8aSLinJiawei  val fuType = FuType()
1549a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1559a2e6b8aSLinJiawei  val rfWen = Bool()
1569a2e6b8aSLinJiawei  val fpWen = Bool()
1579a2e6b8aSLinJiawei  val isXSTrap = Bool()
1582d366136SLinJiawei  val noSpecExec = Bool() // wait forward
1592d366136SLinJiawei  val blockBackward = Bool() // block backward
16045a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
161db34a189SLinJiawei  val isRVF = Bool()
162c2a8ae00SYikeZhou  val selImm = SelImm()
163b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
164a3edac52SYinan Xu  val commitType = CommitType()
165579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
166aac4464eSYinan Xu  val isMove = Bool()
167d4aca96cSlqre  val singleStep = Bool()
168c88c3a2aSYinan Xu  // This inst will flush all the pipe when it is the oldest inst in ROB,
169c88c3a2aSYinan Xu  // then replay from this inst itself
170c88c3a2aSYinan Xu  val replayInst = Bool()
171be25371aSYikeZhou
17288825c5cSYinan Xu  private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen,
173c2a8ae00SYikeZhou    isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
17488825c5cSYinan Xu
17588825c5cSYinan Xu  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
17688825c5cSYinan Xu    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
17788825c5cSYinan Xu    allSignals zip decoder foreach { case (s, d) => s := d }
1784d24c305SYikeZhou    commitType := DontCare
179be25371aSYikeZhou    this
180be25371aSYikeZhou  }
18188825c5cSYinan Xu
18288825c5cSYinan Xu  def decode(bit: List[BitPat]): CtrlSignals = {
18388825c5cSYinan Xu    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
18488825c5cSYinan Xu    this
18588825c5cSYinan Xu  }
1865844fcf0SLinJiawei}
1875844fcf0SLinJiawei
1882225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle {
1895844fcf0SLinJiawei  val cf = new CtrlFlow
1905844fcf0SLinJiawei  val ctrl = new CtrlSignals
1915844fcf0SLinJiawei}
1925844fcf0SLinJiawei
1932225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle {
1948b8e745dSYikeZhou  val eliminatedMove = Bool()
195ba4100caSYinan Xu  // val fetchTime = UInt(64.W)
196ebb8ebf8SYinan Xu  val renameTime = UInt(XLEN.W)
197ebb8ebf8SYinan Xu  val dispatchTime = UInt(XLEN.W)
198ebb8ebf8SYinan Xu  val enqRsTime = UInt(XLEN.W)
199ebb8ebf8SYinan Xu  val selectTime = UInt(XLEN.W)
200ebb8ebf8SYinan Xu  val issueTime = UInt(XLEN.W)
201ebb8ebf8SYinan Xu  val writebackTime = UInt(XLEN.W)
2027cef916fSYinan Xu  // val commitTime = UInt(64.W)
20320edb3f7SWilliam Wang  val runahead_checkpoint_id = UInt(64.W)
204ba4100caSYinan Xu}
205ba4100caSYinan Xu
20648d1472eSWilliam Wang// Separate LSQ
2072225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle {
208915c0dd4SYinan Xu  val lqIdx = new LqPtr
2095c1ae31bSYinan Xu  val sqIdx = new SqPtr
21024726fbfSWilliam Wang}
21124726fbfSWilliam Wang
212b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
2132225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl {
21420e31bd1SYinan Xu  val srcState = Vec(3, SrcState())
21520e31bd1SYinan Xu  val psrc = Vec(3, UInt(PhyRegIdxWidth.W))
21620e31bd1SYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
21720e31bd1SYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
2189aca92b9SYinan Xu  val robIdx = new RobPtr
219fe6452fcSYinan Xu  val lqIdx = new LqPtr
220fe6452fcSYinan Xu  val sqIdx = new SqPtr
221355fcd20SAllen  val diffTestDebugLrScValid = Bool()
2228b8e745dSYikeZhou  val eliminatedMove = Bool()
2237cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
22483596a03SYinan Xu  def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = {
225a338f247SYinan Xu    (index, rfType) match {
22620e31bd1SYinan Xu      case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B)
22720e31bd1SYinan Xu      case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B)
22820e31bd1SYinan Xu      case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B)
22920e31bd1SYinan Xu      case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B)
23020e31bd1SYinan Xu      case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B)
231a338f247SYinan Xu      case _ => false.B
232a338f247SYinan Xu    }
233a338f247SYinan Xu  }
2345c7674feSYinan Xu  def srcIsReady: Vec[Bool] = {
235c9ebdf90SYinan Xu    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
2365c7674feSYinan Xu  }
2375c7674feSYinan Xu  def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U
2385c7674feSYinan Xu  def doWriteFpRf: Bool = ctrl.fpWen
239c88c3a2aSYinan Xu  def clearExceptions(): MicroOp = {
240c88c3a2aSYinan Xu    cf.exceptionVec.map(_ := false.B)
241c88c3a2aSYinan Xu    ctrl.replayInst := false.B
242c88c3a2aSYinan Xu    ctrl.flushPipe := false.B
243c88c3a2aSYinan Xu    this
244c88c3a2aSYinan Xu  }
2455844fcf0SLinJiawei}
2465844fcf0SLinJiawei
247de169c67SWilliam Wangclass MicroOpRbExt(implicit p: Parameters) extends XSBundle {
248de169c67SWilliam Wang  val uop = new MicroOp
249de169c67SWilliam Wang  val flag = UInt(1.W)
250de169c67SWilliam Wang}
251de169c67SWilliam Wang
2522225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle {
2539aca92b9SYinan Xu  val robIdx = new RobPtr
25436d7aed5SLinJiawei  val ftqIdx = new FtqPtr
25536d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
256bfb958a3SYinan Xu  val level = RedirectLevel()
257bfb958a3SYinan Xu  val interrupt = Bool()
258c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
259bfb958a3SYinan Xu
260de169c67SWilliam Wang  val stFtqIdx = new FtqPtr // for load violation predict
261de169c67SWilliam Wang  val stFtqOffset = UInt(log2Up(PredictWidth).W)
262fe211d16SLinJiawei
26320edb3f7SWilliam Wang  val debug_runahead_checkpoint_id = UInt(64.W)
26420edb3f7SWilliam Wang
2652d7c7105SYinan Xu  // def isUnconditional() = RedirectLevel.isUnconditional(level)
266bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
2672d7c7105SYinan Xu  // def isException() = RedirectLevel.isException(level)
268a25b1bceSLinJiawei}
269a25b1bceSLinJiawei
2702225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
2715c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
2725c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
2735c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
2745844fcf0SLinJiawei}
2755844fcf0SLinJiawei
2762b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle {
27760deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
27860deaca2SLinJiawei  val isInt = Bool()
27960deaca2SLinJiawei  val isFp = Bool()
28060deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
2815844fcf0SLinJiawei}
2825844fcf0SLinJiawei
2832225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle {
28472235fa4SWilliam Wang  val isMMIO = Bool()
2858635f18fSwangkaifan  val isPerfCnt = Bool()
2868b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
287e402d94eSWilliam Wang}
2885844fcf0SLinJiawei
2892225d46eSJiawei Linclass ExuInput(implicit p: Parameters) extends XSBundle {
2905844fcf0SLinJiawei  val uop = new MicroOp
291dc597826SJiawei Lin  val src = Vec(3, UInt(XLEN.W))
2925844fcf0SLinJiawei}
2935844fcf0SLinJiawei
2942225d46eSJiawei Linclass ExuOutput(implicit p: Parameters) extends XSBundle {
2955844fcf0SLinJiawei  val uop = new MicroOp
296dc597826SJiawei Lin  val data = UInt(XLEN.W)
2977f1506e3SLinJiawei  val fflags = UInt(5.W)
29897cfa7f8SLinJiawei  val redirectValid = Bool()
29997cfa7f8SLinJiawei  val redirect = new Redirect
300e402d94eSWilliam Wang  val debug = new DebugBundle
3015844fcf0SLinJiawei}
3025844fcf0SLinJiawei
3032225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
30435bfeecbSYinan Xu  val mtip = Input(Bool())
30535bfeecbSYinan Xu  val msip = Input(Bool())
30635bfeecbSYinan Xu  val meip = Input(Bool())
307d4aca96cSlqre  val debug = Input(Bool())
3085844fcf0SLinJiawei}
3095844fcf0SLinJiawei
3102225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle {
31135bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
3123fa7b737SYinan Xu  val isInterrupt = Input(Bool())
31335bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
31435bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
31535bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
31635bfeecbSYinan Xu  val interrupt = Output(Bool())
31735bfeecbSYinan Xu}
31835bfeecbSYinan Xu
3192225d46eSJiawei Linclass ExceptionInfo(implicit p: Parameters) extends XSBundle {
3203a474d38SYinan Xu  val uop = new MicroOp
3213a474d38SYinan Xu  val isInterrupt = Bool()
3223a474d38SYinan Xu}
3233a474d38SYinan Xu
3249aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle {
325fe6452fcSYinan Xu  val ldest = UInt(5.W)
326fe6452fcSYinan Xu  val rfWen = Bool()
327fe6452fcSYinan Xu  val fpWen = Bool()
328a1fd7de4SLinJiawei  val wflags = Bool()
329fe6452fcSYinan Xu  val commitType = CommitType()
3308b8e745dSYikeZhou  val eliminatedMove = Bool()
331fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
332fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
333884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
334884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
3355844fcf0SLinJiawei
3369ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3379ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
338fe6452fcSYinan Xu}
3395844fcf0SLinJiawei
3409aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle {
34121e7a6c5SYinan Xu  val isWalk = Output(Bool())
34221e7a6c5SYinan Xu  val valid = Vec(CommitWidth, Output(Bool()))
3439aca92b9SYinan Xu  val info = Vec(CommitWidth, Output(new RobCommitInfo))
34421e7a6c5SYinan Xu
34521e7a6c5SYinan Xu  def hasWalkInstr = isWalk && valid.asUInt.orR
346fe211d16SLinJiawei
34721e7a6c5SYinan Xu  def hasCommitInstr = !isWalk && valid.asUInt.orR
3485844fcf0SLinJiawei}
3495844fcf0SLinJiawei
3501b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle {
35164e8d8bdSZhangZifei  val rsIdx = UInt(log2Up(IssQueSize).W)
352037a131fSWilliam Wang  val hit = Bool()
35362f57a35SLemover  val flushState = Bool()
3541b7adedcSWilliam Wang  val sourceType = RSFeedbackType()
355c7160cd3SWilliam Wang  val dataInvalidSqIdx = new SqPtr
356037a131fSWilliam Wang}
357037a131fSWilliam Wang
358d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
359d87b76aaSWilliam Wang  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
360d87b76aaSWilliam Wang  // for instance: MemRSFeedbackIO()(updateP)
361d87b76aaSWilliam Wang  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
362d87b76aaSWilliam Wang  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
363d87b76aaSWilliam Wang  val rsIdx = Input(UInt(log2Up(IssQueSize).W))
364d87b76aaSWilliam Wang  val isFirstIssue = Input(Bool())
365d87b76aaSWilliam Wang}
366d87b76aaSWilliam Wang
367f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
3685844fcf0SLinJiawei  // to backend end
3695844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
370f06ca0bfSLingrui98  val fromFtq = new FtqToCtrlIO
3715844fcf0SLinJiawei  // from backend
372f06ca0bfSLingrui98  val toFtq = Flipped(new CtrlToFtqIO)
3731e3fad10SLinJiawei}
374fcff7e94SZhangZifei
37545f497a4Shappy-lxclass SatpStruct extends Bundle {
37645f497a4Shappy-lx  val mode = UInt(4.W)
37745f497a4Shappy-lx  val asid = UInt(16.W)
37845f497a4Shappy-lx  val ppn  = UInt(44.W)
37945f497a4Shappy-lx}
38045f497a4Shappy-lx
3812225d46eSJiawei Linclass TlbCsrBundle(implicit p: Parameters) extends XSBundle {
382fcff7e94SZhangZifei  val satp = new Bundle {
38345f497a4Shappy-lx    val changed = Bool()
384fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
385fcff7e94SZhangZifei    val asid = UInt(16.W)
386fcff7e94SZhangZifei    val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
38745f497a4Shappy-lx
38845f497a4Shappy-lx    def apply(satp_value: UInt): Unit = {
38945f497a4Shappy-lx      require(satp_value.getWidth == XLEN)
39045f497a4Shappy-lx      val sa = satp_value.asTypeOf(new SatpStruct)
39145f497a4Shappy-lx      mode := sa.mode
39245f497a4Shappy-lx      asid := sa.asid
39345f497a4Shappy-lx      ppn := sa.ppn
39445f497a4Shappy-lx      changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
39545f497a4Shappy-lx    }
396fcff7e94SZhangZifei  }
397fcff7e94SZhangZifei  val priv = new Bundle {
398fcff7e94SZhangZifei    val mxr = Bool()
399fcff7e94SZhangZifei    val sum = Bool()
400fcff7e94SZhangZifei    val imode = UInt(2.W)
401fcff7e94SZhangZifei    val dmode = UInt(2.W)
402fcff7e94SZhangZifei  }
4038fc4e859SZhangZifei
4048fc4e859SZhangZifei  override def toPrintable: Printable = {
4058fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
4068fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
4078fc4e859SZhangZifei  }
408fcff7e94SZhangZifei}
409fcff7e94SZhangZifei
4102225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle {
411fcff7e94SZhangZifei  val valid = Bool()
412fcff7e94SZhangZifei  val bits = new Bundle {
413fcff7e94SZhangZifei    val rs1 = Bool()
414fcff7e94SZhangZifei    val rs2 = Bool()
415fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
41645f497a4Shappy-lx    val asid = UInt(AsidLength.W)
417fcff7e94SZhangZifei  }
4188fc4e859SZhangZifei
4198fc4e859SZhangZifei  override def toPrintable: Printable = {
4208fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
4218fc4e859SZhangZifei  }
422fcff7e94SZhangZifei}
423a165bd69Swangkaifan
424de169c67SWilliam Wang// Bundle for load violation predictor updating
425de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
4262b8b2e7aSWilliam Wang  val valid = Bool()
427de169c67SWilliam Wang
428de169c67SWilliam Wang  // wait table update
429de169c67SWilliam Wang  val waddr = UInt(MemPredPCWidth.W)
4302b8b2e7aSWilliam Wang  val wdata = Bool() // true.B by default
431de169c67SWilliam Wang
432de169c67SWilliam Wang  // store set update
433de169c67SWilliam Wang  // by default, ldpc/stpc should be xor folded
434de169c67SWilliam Wang  val ldpc = UInt(MemPredPCWidth.W)
435de169c67SWilliam Wang  val stpc = UInt(MemPredPCWidth.W)
4362b8b2e7aSWilliam Wang}
4372b8b2e7aSWilliam Wang
4382225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
4392b8b2e7aSWilliam Wang  // Prefetcher
4402b8b2e7aSWilliam Wang  val l1plus_pf_enable = Output(Bool())
4412b8b2e7aSWilliam Wang  val l2_pf_enable = Output(Bool())
442f3f22d72SYinan Xu  // Labeled XiangShan
4432b8b2e7aSWilliam Wang  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
444f3f22d72SYinan Xu  // Load violation predictor
4452b8b2e7aSWilliam Wang  val lvpred_disable = Output(Bool())
4462b8b2e7aSWilliam Wang  val no_spec_load = Output(Bool())
447c7160cd3SWilliam Wang  val storeset_wait_store = Output(Bool())
448c7160cd3SWilliam Wang  val storeset_no_fast_wakeup = Output(Bool())
449c7160cd3SWilliam Wang  val lvpred_timeout = Output(UInt(5.W))
450f3f22d72SYinan Xu  // Branch predictor
4512b8b2e7aSWilliam Wang  val bp_ctrl = Output(new BPUCtrl)
452f3f22d72SYinan Xu  // Memory Block
453f3f22d72SYinan Xu  val sbuffer_threshold = Output(UInt(4.W))
45467682d05SWilliam Wang  val ldld_vio_check = Output(Bool())
455aac4464eSYinan Xu  // Rename
456aac4464eSYinan Xu  val move_elim_enable = Output(Bool())
457af2f7849Shappy-lx  // Decode
458af2f7849Shappy-lx  val svinval_enable = Output(Bool())
459af2f7849Shappy-lx
460b6982e83SLemover  // distribute csr write signal
461b6982e83SLemover  val distribute_csr = new DistributedCSRIO()
462b6982e83SLemover}
463b6982e83SLemover
464b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle {
465e19f7967SWilliam Wang  // CSR has been writen by csr inst, copies of csr should be updated
466b6982e83SLemover  val w = ValidIO(new Bundle {
467b6982e83SLemover    val addr = Output(UInt(12.W))
468b6982e83SLemover    val data = Output(UInt(XLEN.W))
469b6982e83SLemover  })
4702b8b2e7aSWilliam Wang}
471e19f7967SWilliam Wang
472e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
473e19f7967SWilliam Wang  // Request csr to be updated
474e19f7967SWilliam Wang  //
475e19f7967SWilliam Wang  // Note that this request will ONLY update CSR Module it self,
476e19f7967SWilliam Wang  // copies of csr will NOT be updated, use it with care!
477e19f7967SWilliam Wang  //
478e19f7967SWilliam Wang  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
479e19f7967SWilliam Wang  val w = ValidIO(new Bundle {
480e19f7967SWilliam Wang    val addr = Output(UInt(12.W))
481e19f7967SWilliam Wang    val data = Output(UInt(XLEN.W))
482e19f7967SWilliam Wang  })
483e19f7967SWilliam Wang  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
484e19f7967SWilliam Wang    when(valid){
485e19f7967SWilliam Wang      w.bits.addr := addr
486e19f7967SWilliam Wang      w.bits.data := data
487e19f7967SWilliam Wang    }
488e19f7967SWilliam Wang    println("Distributed CSR update req registered for " + src_description)
489e19f7967SWilliam Wang  }
490e19f7967SWilliam Wang}