1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 201e3fad10SLinJiaweiimport chisel3._ 213b739f49SXuan Huimport chisel3.util.BitPat.bitPatToUInt 225844fcf0SLinJiaweiimport chisel3.util._ 23c1b28b66STang Haojinimport chisel3.experimental.BundleLiterals._ 243b739f49SXuan Huimport utility._ 253b739f49SXuan Huimport utils._ 26de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 27730cfbc0SXuan Huimport xiangshan.backend.fu.FuType 283b739f49SXuan Huimport xiangshan.backend.rob.RobPtr 293b739f49SXuan Huimport xiangshan.frontend._ 305c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 31b1712600SZiyue Zhangimport xiangshan.backend.Bundles.{DynInst, UopIdx} 32b52d4755SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType 33d7ac23a3SEaston Manimport xiangshan.frontend.{AllAheadFoldedHistoryOldestBits, AllFoldedHistories, BPUCtrl, CGHPtr, FtqPtr, FtqToCtrlIO} 34d7ac23a3SEaston Manimport xiangshan.frontend.{Ftq_Redirect_SRAMEntry, HasBPUParameter, IfuToBackendIO, PreDecodeInfo, RASPtr} 35b9e121dfShappy-lximport xiangshan.cache.HasDCacheParameters 363c02ee8fSwakafaimport utility._ 37b0ae3ac4SLinJiawei 388891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 3988825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt 407720a376Sfdyimport chisel3.util.experimental.decode.EspressoMinimizer 4124519898SXuan Huimport xiangshan.backend.CtrlToFtqIO 42cc6e4cb5Schengguanghuiimport xiangshan.backend.fu.NewCSR.{Mcontrol6, Tdata1Bundle, Tdata2Bundle} 43b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry 4414a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry 45dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories 4667402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 47c89b4642SGuokai Chenimport xiangshan.frontend.RASPtr 48780712aaSxiaofeibao-xjtuimport xiangshan.backend.rob.RobBundles.RobCommitEntryBundle 491e3fad10SLinJiawei 50627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 513803411bSzhanglinjuan val valid = Bool() 5235fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 53fe211d16SLinJiawei 543803411bSzhanglinjuan} 553803411bSzhanglinjuan 56627c0a19Szhanglinjuanobject ValidUndirectioned { 57627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 58627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 593803411bSzhanglinjuan } 603803411bSzhanglinjuan} 613803411bSzhanglinjuan 621b7adedcSWilliam Wangobject RSFeedbackType { 6368d13085SXuan Hu val lrqFull = 0.U(4.W) 6468d13085SXuan Hu val tlbMiss = 1.U(4.W) 6568d13085SXuan Hu val mshrFull = 2.U(4.W) 6668d13085SXuan Hu val dataInvalid = 3.U(4.W) 6768d13085SXuan Hu val bankConflict = 4.U(4.W) 6868d13085SXuan Hu val ldVioCheckRedo = 5.U(4.W) 69cee61068Sfdy val feedbackInvalid = 7.U(4.W) 70cee61068Sfdy val issueSuccess = 8.U(4.W) 71ea0f92d8Sczw val rfArbitFail = 9.U(4.W) 72ea0f92d8Sczw val fuIdle = 10.U(4.W) 73ea0f92d8Sczw val fuBusy = 11.U(4.W) 74d54d930bSfdy val fuUncertain = 12.U(4.W) 75eb163ef0SHaojin Tang 7668d13085SXuan Hu val allTypes = 16 77cee61068Sfdy def apply() = UInt(4.W) 7861d88ec2SXuan Hu 7961d88ec2SXuan Hu def isStageSuccess(feedbackType: UInt) = { 80cee61068Sfdy feedbackType === issueSuccess 8161d88ec2SXuan Hu } 82965c972cSXuan Hu 83965c972cSXuan Hu def isBlocked(feedbackType: UInt) = { 84b536da76SXuan Hu feedbackType === rfArbitFail || feedbackType === fuBusy || feedbackType >= lrqFull && feedbackType <= feedbackInvalid 85965c972cSXuan Hu } 861b7adedcSWilliam Wang} 871b7adedcSWilliam Wang 882225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 89097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 90097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 91097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 9251b2a476Szoujr} 9351b2a476Szoujr 942225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 95f226232fSzhanglinjuan // from backend 9669cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 97f226232fSzhanglinjuan // frontend -> backend -> frontend 98f226232fSzhanglinjuan val pd = new PreDecodeInfo 99c89b4642SGuokai Chen val ssp = UInt(log2Up(RasSize).W) 100e3704ae5Smy-mayfly val sctr = UInt(RasCtrSize.W) 101c89b4642SGuokai Chen val TOSW = new RASPtr 102c89b4642SGuokai Chen val TOSR = new RASPtr 103c89b4642SGuokai Chen val NOS = new RASPtr 104c89b4642SGuokai Chen val topAddr = UInt(VAddrBits.W) 105c2ad24ebSLingrui98 // val hist = new ShiftingGlobalHistory 106dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 10767402d75SLingrui98 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 10867402d75SLingrui98 val lastBrNumOH = UInt((numBr+1).W) 109b37e4b45SLingrui98 val ghr = UInt(UbtbGHRLength.W) 110c2ad24ebSLingrui98 val histPtr = new CGHPtr 111e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 112fe3a74fcSYinan Xu // need pipeline update 113d2b20d1aSTang Haojin val br_hit = Bool() // if in ftb entry 114d2b20d1aSTang Haojin val jr_hit = Bool() // if in ftb entry 115d2b20d1aSTang Haojin val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit 1162e947747SLinJiawei val predTaken = Bool() 117b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 1189a2e6b8aSLinJiawei val taken = Bool() 119b2e6921eSLinJiawei val isMisPred = Bool() 120d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 121d0527adfSzoujr val addIntoHist = Bool() 122c1b28b66STang Haojin // raise exceptions from backend 123c1b28b66STang Haojin val backendIGPF = Bool() // instruction guest page fault 124c1b28b66STang Haojin val backendIPF = Bool() // instruction page fault 125c1b28b66STang Haojin val backendIAF = Bool() // instruction access fault 12614a6653fSLingrui98 12714a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 128c2ad24ebSLingrui98 // this.hist := entry.ghist 129c2ad24ebSLingrui98 this.histPtr := entry.histPtr 130c89b4642SGuokai Chen this.ssp := entry.ssp 131c89b4642SGuokai Chen this.sctr := entry.sctr 132c89b4642SGuokai Chen this.TOSW := entry.TOSW 133c89b4642SGuokai Chen this.TOSR := entry.TOSR 134c89b4642SGuokai Chen this.NOS := entry.NOS 135c89b4642SGuokai Chen this.topAddr := entry.topAddr 13614a6653fSLingrui98 this 13714a6653fSLingrui98 } 138c1b28b66STang Haojin 139c1b28b66STang Haojin def hasBackendFault = backendIGPF || backendIPF || backendIAF 140b2e6921eSLinJiawei} 141b2e6921eSLinJiawei 1425844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 143de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1445844fcf0SLinJiawei val instr = UInt(32.W) 1455844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 146de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 147baf8def6SYinan Xu val exceptionVec = ExceptionVec() 148fbdb359dSMuzi val backendException = Bool() 1497e0f64b0SGuanghui Cheng val trigger = TriggerAction() 150faf3cfa9SLinJiawei val pd = new PreDecodeInfo 151cde9280dSLinJiawei val pred_taken = Bool() 152c84054caSLinJiawei val crossPageIPFFix = Bool() 153de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 154980c1bc3SWilliam Wang val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 155d1fe0262SWilliam Wang // Load wait is needed 156d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 157d1fe0262SWilliam Wang val loadWaitBit = Bool() 158d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 159d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 160d1fe0262SWilliam Wang val loadWaitStrict = Bool() 161de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 162884dbb3bSLinJiawei val ftqPtr = new FtqPtr 163884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 164948e8159SEaston Man val isLastInFtqEntry = Bool() 1655844fcf0SLinJiawei} 1665844fcf0SLinJiawei 16772951335SLi Qianruo 1682225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1692ce29ed6SLinJiawei val isAddSub = Bool() // swap23 170614d2bc6SHeiHuDie val typeTagIn = UInt(2.W) // H S D 171614d2bc6SHeiHuDie val typeTagOut = UInt(2.W) // H S D 1722ce29ed6SLinJiawei val fromInt = Bool() 1732ce29ed6SLinJiawei val wflags = Bool() 1742ce29ed6SLinJiawei val fpWen = Bool() 1752ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1762ce29ed6SLinJiawei val div = Bool() 1772ce29ed6SLinJiawei val sqrt = Bool() 1782ce29ed6SLinJiawei val fcvt = Bool() 1792ce29ed6SLinJiawei val typ = UInt(2.W) 1802ce29ed6SLinJiawei val fmt = UInt(2.W) 1812ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 182e6c6b64fSLinJiawei val rm = UInt(3.W) 183579b9f28SLinJiawei} 184579b9f28SLinJiawei 1855844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1862225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 187248b9a04SYanqin Li // val debug_globalID = UInt(XLEN.W) 188a7a8a6ccSHaojin Tang val srcType = Vec(4, SrcType()) 189ad5c9e6eSJunxiong Ji val lsrc = Vec(4, UInt(LogicRegsWidth.W)) 190ad5c9e6eSJunxiong Ji val ldest = UInt(LogicRegsWidth.W) 1919a2e6b8aSLinJiawei val fuType = FuType() 1929a2e6b8aSLinJiawei val fuOpType = FuOpType() 1939a2e6b8aSLinJiawei val rfWen = Bool() 1949a2e6b8aSLinJiawei val fpWen = Bool() 195deb6421eSHaojin Tang val vecWen = Bool() 1969a2e6b8aSLinJiawei val isXSTrap = Bool() 1972d366136SLinJiawei val noSpecExec = Bool() // wait forward 1982d366136SLinJiawei val blockBackward = Bool() // block backward 19945a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 200e2695e90SzhanglyGit val uopSplitType = UopSplitType() 201c2a8ae00SYikeZhou val selImm = SelImm() 202780712aaSxiaofeibao-xjtu val imm = UInt(32.W) 203a3edac52SYinan Xu val commitType = CommitType() 204579b9f28SLinJiawei val fpu = new FPUCtrlSignals 205b1712600SZiyue Zhang val uopIdx = UopIdx() 206aac4464eSYinan Xu val isMove = Bool() 2071a0debc2Sczw val vm = Bool() 208d4aca96cSlqre val singleStep = Bool() 209c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 210c88c3a2aSYinan Xu // then replay from this inst itself 211c88c3a2aSYinan Xu val replayInst = Bool() 21289cc69c1STang Haojin val canRobCompress = Bool() 213be25371aSYikeZhou 21457a10886SXuan Hu private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 21589cc69c1STang Haojin isXSTrap, noSpecExec, blockBackward, flushPipe, canRobCompress, uopSplitType, selImm) 21688825c5cSYinan Xu 21788825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 2187720a376Sfdy val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table, EspressoMinimizer) 21988825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 2204d24c305SYikeZhou commitType := DontCare 221be25371aSYikeZhou this 222be25371aSYikeZhou } 22388825c5cSYinan Xu 22488825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 22588825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 22688825c5cSYinan Xu this 22788825c5cSYinan Xu } 228b6900d94SYinan Xu 2293b739f49SXuan Hu def isWFI: Bool = fuType === FuType.csr.U && fuOpType === CSROpType.wfi 230f025d715SYinan Xu def isSoftPrefetch: Bool = { 2313b739f49SXuan Hu fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 232f025d715SYinan Xu } 2336112d994Sxiaofeibao def needWriteRf: Bool = rfWen || fpWen || vecWen 234d0de7e4aSpeixiaokun def isHyperInst: Bool = { 235e25e4d90SXuan Hu fuType === FuType.ldu.U && LSUOpType.isHlv(fuOpType) || fuType === FuType.stu.U && LSUOpType.isHsv(fuOpType) 236d0de7e4aSpeixiaokun } 2375844fcf0SLinJiawei} 2385844fcf0SLinJiawei 2392225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 2405844fcf0SLinJiawei val cf = new CtrlFlow 2415844fcf0SLinJiawei val ctrl = new CtrlSignals 2425844fcf0SLinJiawei} 2435844fcf0SLinJiawei 2442225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 2458b8e745dSYikeZhou val eliminatedMove = Bool() 2468744445eSMaxpicca-Li // val fetchTime = UInt(XLEN.W) 247ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 248ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 249ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 250ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 251ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 252ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 2538744445eSMaxpicca-Li // val commitTime = UInt(XLEN.W) 2548744445eSMaxpicca-Li val runahead_checkpoint_id = UInt(XLEN.W) 2558744445eSMaxpicca-Li val tlbFirstReqTime = UInt(XLEN.W) 2568744445eSMaxpicca-Li val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 257ba4100caSYinan Xu} 258ba4100caSYinan Xu 25948d1472eSWilliam Wang// Separate LSQ 2602225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 261915c0dd4SYinan Xu val lqIdx = new LqPtr 2625c1ae31bSYinan Xu val sqIdx = new SqPtr 26324726fbfSWilliam Wang} 26424726fbfSWilliam Wang 265b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2662225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 267a7a8a6ccSHaojin Tang val srcState = Vec(4, SrcState()) 268a7a8a6ccSHaojin Tang val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 26920e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 2709aca92b9SYinan Xu val robIdx = new RobPtr 27189cc69c1STang Haojin val instrSize = UInt(log2Ceil(RenameWidth + 1).W) 272fe6452fcSYinan Xu val lqIdx = new LqPtr 273fe6452fcSYinan Xu val sqIdx = new SqPtr 2748b8e745dSYikeZhou val eliminatedMove = Bool() 275fa7f2c26STang Haojin val snapshot = Bool() 2767cef916fSYinan Xu val debugInfo = new PerfDebugInfo 2779d4e1137SYinan Xu def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 278bcce877bSYinan Xu val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 279bcce877bSYinan Xu val readReg = if (isFp) { 280bcce877bSYinan Xu ctrl.srcType(index) === SrcType.fp 281bcce877bSYinan Xu } else { 282bcce877bSYinan Xu ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 283a338f247SYinan Xu } 284bcce877bSYinan Xu readReg && stateReady 285a338f247SYinan Xu } 2865c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 287c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2885c7674feSYinan Xu } 2896ab6918fSYinan Xu def clearExceptions( 2906ab6918fSYinan Xu exceptionBits: Seq[Int] = Seq(), 2916ab6918fSYinan Xu flushPipe: Boolean = false, 2926ab6918fSYinan Xu replayInst: Boolean = false 2936ab6918fSYinan Xu ): MicroOp = { 2946ab6918fSYinan Xu cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 2956ab6918fSYinan Xu if (!flushPipe) { ctrl.flushPipe := false.B } 2966ab6918fSYinan Xu if (!replayInst) { ctrl.replayInst := false.B } 297c88c3a2aSYinan Xu this 298c88c3a2aSYinan Xu } 2995844fcf0SLinJiawei} 3005844fcf0SLinJiawei 30146f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 302dfb4c5dcSXuan Hu val uop = new DynInst 30346f74b57SHaojin Tang} 30446f74b57SHaojin Tang 30546f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 306de169c67SWilliam Wang val flag = UInt(1.W) 3071e3fad10SLinJiawei} 308de169c67SWilliam Wang 3092225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 31014a67055Ssfencevma val isRVC = Bool() 3119aca92b9SYinan Xu val robIdx = new RobPtr 31236d7aed5SLinJiawei val ftqIdx = new FtqPtr 31336d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 314bfb958a3SYinan Xu val level = RedirectLevel() 315bfb958a3SYinan Xu val interrupt = Bool() 316c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 317c1b28b66STang Haojin val fullTarget = UInt(XLEN.W) // only used for tval storage in backend 318bfb958a3SYinan Xu 319de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 320de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 321fe211d16SLinJiawei 32220edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 323d2b20d1aSTang Haojin val debugIsCtrl = Bool() 324d2b20d1aSTang Haojin val debugIsMemVio = Bool() 32520edb3f7SWilliam Wang 326bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 327a25b1bceSLinJiawei} 328a25b1bceSLinJiawei 32954c6d89dSxiaofeibao-xjtuobject Redirect extends HasCircularQueuePtrHelper { 33054c6d89dSxiaofeibao-xjtu 33154c6d89dSxiaofeibao-xjtu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 33254c6d89dSxiaofeibao-xjtu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx))) 33354c6d89dSxiaofeibao-xjtu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 33454c6d89dSxiaofeibao-xjtu (if (j < i) !xs(j).valid || compareVec(i)(j) 33554c6d89dSxiaofeibao-xjtu else if (j == i) xs(i).valid 33654c6d89dSxiaofeibao-xjtu else !xs(j).valid || !compareVec(j)(i)) 33754c6d89dSxiaofeibao-xjtu )).andR)) 33854c6d89dSxiaofeibao-xjtu resultOnehot 33954c6d89dSxiaofeibao-xjtu } 34054c6d89dSxiaofeibao-xjtu} 34154c6d89dSxiaofeibao-xjtu 3422b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 34360deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 34460deaca2SLinJiawei val isInt = Bool() 34560deaca2SLinJiawei val isFp = Bool() 34660f0c5aeSxiaofeibao val isVec = Bool() 34729aa55c1Sxiaofeibao val isV0 = Bool() 34829aa55c1Sxiaofeibao val isVl = Bool() 34960deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3505844fcf0SLinJiawei} 3515844fcf0SLinJiawei 3522225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 35372235fa4SWilliam Wang val isMMIO = Bool() 354*bb76fc1bSYanqin Li val isNC = Bool() 3558635f18fSwangkaifan val isPerfCnt = Bool() 3568b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 35772951335SLi Qianruo val vaddr = UInt(VAddrBits.W) 358*bb76fc1bSYanqin Li 359*bb76fc1bSYanqin Li def isSkipDiff: Bool = isMMIO || isNC || isPerfCnt 3608744445eSMaxpicca-Li /* add L/S inst info in EXU */ 3618744445eSMaxpicca-Li // val L1toL2TlbLatency = UInt(XLEN.W) 3628744445eSMaxpicca-Li // val levelTlbHit = UInt(2.W) 363e402d94eSWilliam Wang} 3645844fcf0SLinJiawei 365ac17908cSHuijin Liclass SoftIfetchPrefetchBundle(implicit p: Parameters) extends XSBundle { 366ac17908cSHuijin Li val vaddr = UInt(VAddrBits.W) 367ac17908cSHuijin Li} 368ac17908cSHuijin Li 3692225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 37035bfeecbSYinan Xu val mtip = Input(Bool()) 37135bfeecbSYinan Xu val msip = Input(Bool()) 37235bfeecbSYinan Xu val meip = Input(Bool()) 373b3d79b37SYinan Xu val seip = Input(Bool()) 374d4aca96cSlqre val debug = Input(Bool()) 375c2a2229dSlewislzh val nmi = new NonmaskableInterruptIO() 376c2a2229dSlewislzh} 377c2a2229dSlewislzh 3788bc90631SZehao Liuclass NonmaskableInterruptIO() extends Bundle { 3798bc90631SZehao Liu val nmi_31 = Input(Bool()) 3808bc90631SZehao Liu val nmi_43 = Input(Bool()) 381c2a2229dSlewislzh // reserve for other nmi type 3825844fcf0SLinJiawei} 3835844fcf0SLinJiawei 3842225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 3853b739f49SXuan Hu val exception = Flipped(ValidIO(new DynInst)) 3863fa7b737SYinan Xu val isInterrupt = Input(Bool()) 38735bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 38835bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 38935bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 39035bfeecbSYinan Xu val interrupt = Output(Bool()) 39135bfeecbSYinan Xu} 39235bfeecbSYinan Xu 393a8db15d8Sfdyclass DiffCommitIO(implicit p: Parameters) extends XSBundle { 394a8db15d8Sfdy val isCommit = Bool() 395a8db15d8Sfdy val commitValid = Vec(CommitWidth * MaxUopSize, Bool()) 396a8db15d8Sfdy 3976b102a39SHaojin Tang val info = Vec(CommitWidth * MaxUopSize, new RabCommitInfo) 398a8db15d8Sfdy} 399a8db15d8Sfdy 400780712aaSxiaofeibao-xjtuclass RobCommitInfo(implicit p: Parameters) extends RobCommitEntryBundle 4015844fcf0SLinJiawei 4029aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 403ccfddc82SHaojin Tang val isCommit = Bool() 404ccfddc82SHaojin Tang val commitValid = Vec(CommitWidth, Bool()) 4056474c47fSYinan Xu 406ccfddc82SHaojin Tang val isWalk = Bool() 407c51eab43SYinan Xu // valid bits optimized for walk 408ccfddc82SHaojin Tang val walkValid = Vec(CommitWidth, Bool()) 4096474c47fSYinan Xu 410ccfddc82SHaojin Tang val info = Vec(CommitWidth, new RobCommitInfo) 411fa7f2c26STang Haojin val robIdx = Vec(CommitWidth, new RobPtr) 41221e7a6c5SYinan Xu 4136474c47fSYinan Xu def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 4146474c47fSYinan Xu def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 4155844fcf0SLinJiawei} 4165844fcf0SLinJiawei 4176b102a39SHaojin Tangclass RabCommitInfo(implicit p: Parameters) extends XSBundle { 418ad5c9e6eSJunxiong Ji val ldest = UInt(LogicRegsWidth.W) 4196b102a39SHaojin Tang val pdest = UInt(PhyRegIdxWidth.W) 4206b102a39SHaojin Tang val rfWen = Bool() 4216b102a39SHaojin Tang val fpWen = Bool() 4226b102a39SHaojin Tang val vecWen = Bool() 423368cbcecSxiaofeibao val v0Wen = Bool() 424368cbcecSxiaofeibao val vlWen = Bool() 4256b102a39SHaojin Tang val isMove = Bool() 4266b102a39SHaojin Tang} 4276b102a39SHaojin Tang 4286b102a39SHaojin Tangclass RabCommitIO(implicit p: Parameters) extends XSBundle { 4296b102a39SHaojin Tang val isCommit = Bool() 430780712aaSxiaofeibao-xjtu val commitValid = Vec(RabCommitWidth, Bool()) 4316b102a39SHaojin Tang 4326b102a39SHaojin Tang val isWalk = Bool() 4336b102a39SHaojin Tang // valid bits optimized for walk 434780712aaSxiaofeibao-xjtu val walkValid = Vec(RabCommitWidth, Bool()) 4356b102a39SHaojin Tang 436780712aaSxiaofeibao-xjtu val info = Vec(RabCommitWidth, new RabCommitInfo) 437780712aaSxiaofeibao-xjtu val robIdx = OptionWrapper(!env.FPGAPlatform, Vec(RabCommitWidth, new RobPtr)) 4386b102a39SHaojin Tang 4396b102a39SHaojin Tang def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 4406b102a39SHaojin Tang def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 4416b102a39SHaojin Tang} 4426b102a39SHaojin Tang 443fa7f2c26STang Haojinclass SnapshotPort(implicit p: Parameters) extends XSBundle { 444fa7f2c26STang Haojin val snptEnq = Bool() 445fa7f2c26STang Haojin val snptDeq = Bool() 446fa7f2c26STang Haojin val useSnpt = Bool() 447fa7f2c26STang Haojin val snptSelect = UInt(log2Ceil(RenameSnapshotNum).W) 448c4b56310SHaojin Tang val flushVec = Vec(RenameSnapshotNum, Bool()) 449fa7f2c26STang Haojin} 450fa7f2c26STang Haojin 451fd490615Sweiding liuclass RSFeedback(isVector: Boolean = false)(implicit p: Parameters) extends XSBundle { 4525db4956bSzhanglyGit val robIdx = new RobPtr 453037a131fSWilliam Wang val hit = Bool() 45462f57a35SLemover val flushState = Bool() 4551b7adedcSWilliam Wang val sourceType = RSFeedbackType() 456c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 45738f78b5dSxiaofeibao-xjtu val sqIdx = new SqPtr 45828ac1c16Sxiaofeibao-xjtu val lqIdx = new LqPtr 459037a131fSWilliam Wang} 460037a131fSWilliam Wang 461fd490615Sweiding liuclass MemRSFeedbackIO(isVector: Boolean = false)(implicit p: Parameters) extends XSBundle { 462d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 463d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 464fd490615Sweiding liu val feedbackSlow = ValidIO(new RSFeedback(isVector)) // dcache miss queue full, dtlb miss 465fd490615Sweiding liu val feedbackFast = ValidIO(new RSFeedback(isVector)) // bank conflict 466d87b76aaSWilliam Wang} 467d87b76aaSWilliam Wang 4680f55a0d3SHaojin Tangclass LoadCancelIO(implicit p: Parameters) extends XSBundle { 469596af5d2SHaojin Tang val ld1Cancel = Bool() 470596af5d2SHaojin Tang val ld2Cancel = Bool() 4710f55a0d3SHaojin Tang} 4720f55a0d3SHaojin Tang 473f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 4745844fcf0SLinJiawei // to backend end 4755844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 476d2b20d1aSTang Haojin val stallReason = new StallReasonIO(DecodeWidth) 477f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 478d7ac23a3SEaston Man val fromIfu = new IfuToBackendIO 4795844fcf0SLinJiawei // from backend 480f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 48105cc2a4eSXuan Hu val canAccept = Input(Bool()) 4821e3fad10SLinJiawei} 483fcff7e94SZhangZifei 484f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle { 48545f497a4Shappy-lx val mode = UInt(4.W) 48645f497a4Shappy-lx val asid = UInt(16.W) 48745f497a4Shappy-lx val ppn = UInt(44.W) 48845f497a4Shappy-lx} 48945f497a4Shappy-lx 490f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 49145f497a4Shappy-lx val changed = Bool() 49245f497a4Shappy-lx 4939a4a4f17SXuan Hu // Todo: remove it 49445f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 49545f497a4Shappy-lx require(satp_value.getWidth == XLEN) 49645f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 49745f497a4Shappy-lx mode := sa.mode 49845f497a4Shappy-lx asid := sa.asid 49997929664SXiaokun-Pei ppn := sa.ppn 50045f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 50145f497a4Shappy-lx } 502fcff7e94SZhangZifei} 503f1fe8698SLemover 50497929664SXiaokun-Peiclass HgatpStruct(implicit p: Parameters) extends XSBundle { 50597929664SXiaokun-Pei val mode = UInt(4.W) 50697929664SXiaokun-Pei val vmid = UInt(16.W) 50797929664SXiaokun-Pei val ppn = UInt(44.W) 50897929664SXiaokun-Pei} 50997929664SXiaokun-Pei 51097929664SXiaokun-Peiclass TlbHgatpBundle(implicit p: Parameters) extends HgatpStruct { 51197929664SXiaokun-Pei val changed = Bool() 51297929664SXiaokun-Pei 51397929664SXiaokun-Pei // Todo: remove it 51497929664SXiaokun-Pei def apply(hgatp_value: UInt): Unit = { 51597929664SXiaokun-Pei require(hgatp_value.getWidth == XLEN) 51697929664SXiaokun-Pei val sa = hgatp_value.asTypeOf(new HgatpStruct) 51797929664SXiaokun-Pei mode := sa.mode 51897929664SXiaokun-Pei vmid := sa.vmid 51997929664SXiaokun-Pei ppn := sa.ppn 52097929664SXiaokun-Pei changed := DataChanged(sa.vmid) // when ppn is changed, software need do the flush 52197929664SXiaokun-Pei } 52297929664SXiaokun-Pei} 52397929664SXiaokun-Pei 524f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 525f1fe8698SLemover val satp = new TlbSatpBundle() 526d0de7e4aSpeixiaokun val vsatp = new TlbSatpBundle() 52797929664SXiaokun-Pei val hgatp = new TlbHgatpBundle() 528fcff7e94SZhangZifei val priv = new Bundle { 529fcff7e94SZhangZifei val mxr = Bool() 530fcff7e94SZhangZifei val sum = Bool() 531d0de7e4aSpeixiaokun val vmxr = Bool() 532d0de7e4aSpeixiaokun val vsum = Bool() 533d0de7e4aSpeixiaokun val virt = Bool() 534d0de7e4aSpeixiaokun val spvp = UInt(1.W) 535fcff7e94SZhangZifei val imode = UInt(2.W) 536fcff7e94SZhangZifei val dmode = UInt(2.W) 537fcff7e94SZhangZifei } 538dd286b6aSYanqin Li val mPBMTE = Bool() 539dd286b6aSYanqin Li val hPBMTE = Bool() 5408fc4e859SZhangZifei 5418fc4e859SZhangZifei override def toPrintable: Printable = { 5428fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 5438fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 5448fc4e859SZhangZifei } 545fcff7e94SZhangZifei} 546fcff7e94SZhangZifei 5472225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 548fcff7e94SZhangZifei val valid = Bool() 549fcff7e94SZhangZifei val bits = new Bundle { 550fcff7e94SZhangZifei val rs1 = Bool() 551fcff7e94SZhangZifei val rs2 = Bool() 552fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 553d0de7e4aSpeixiaokun val id = UInt((AsidLength).W) // asid or vmid 554f1fe8698SLemover val flushPipe = Bool() 555d0de7e4aSpeixiaokun val hv = Bool() 556d0de7e4aSpeixiaokun val hg = Bool() 557fcff7e94SZhangZifei } 5588fc4e859SZhangZifei 5598fc4e859SZhangZifei override def toPrintable: Printable = { 560f1fe8698SLemover p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 5618fc4e859SZhangZifei } 562fcff7e94SZhangZifei} 563a165bd69Swangkaifan 564de169c67SWilliam Wang// Bundle for load violation predictor updating 565de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 5662b8b2e7aSWilliam Wang val valid = Bool() 567de169c67SWilliam Wang 568de169c67SWilliam Wang // wait table update 569de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 5702b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 571de169c67SWilliam Wang 572de169c67SWilliam Wang // store set update 573de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 574de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 575de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 5762b8b2e7aSWilliam Wang} 5772b8b2e7aSWilliam Wang 5782225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 5792b8b2e7aSWilliam Wang // Prefetcher 580ecccf78fSJay val l1I_pf_enable = Output(Bool()) 5812b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 58285de5caeSLinJiawei val l1D_pf_enable = Output(Bool()) 58385de5caeSLinJiawei val l1D_pf_train_on_hit = Output(Bool()) 58485de5caeSLinJiawei val l1D_pf_enable_agt = Output(Bool()) 58585de5caeSLinJiawei val l1D_pf_enable_pht = Output(Bool()) 5865d13017eSLinJiawei val l1D_pf_active_threshold = Output(UInt(4.W)) 5875d13017eSLinJiawei val l1D_pf_active_stride = Output(UInt(6.W)) 588edbf1204SLinJiawei val l1D_pf_enable_stride = Output(Bool()) 589f1d78cf7SLinJiawei val l2_pf_store_only = Output(Bool()) 590ecccf78fSJay // ICache 591ecccf78fSJay val icache_parity_enable = Output(Bool()) 592f3f22d72SYinan Xu // Load violation predictor 5932b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 5942b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 595c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 596c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 597c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 598f3f22d72SYinan Xu // Branch predictor 5992b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 600f3f22d72SYinan Xu // Memory Block 601f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 602d10a581eSWilliam Wang val ldld_vio_check_enable = Output(Bool()) 603d10a581eSWilliam Wang val soft_prefetch_enable = Output(Bool()) 604a4e57ea3SLi Qianruo val cache_error_enable = Output(Bool()) 60537225120Ssfencevma val uncache_write_outstanding_enable = Output(Bool()) 60641d8d239Shappy-lx val hd_misalign_st_enable = Output(Bool()) 60741d8d239Shappy-lx val hd_misalign_ld_enable = Output(Bool()) 608aac4464eSYinan Xu // Rename 6095b47c58cSYinan Xu val fusion_enable = Output(Bool()) 6105b47c58cSYinan Xu val wfi_enable = Output(Bool()) 611af2f7849Shappy-lx 612b6982e83SLemover // distribute csr write signal 613b6982e83SLemover val distribute_csr = new DistributedCSRIO() 6145b0f0029SXuan Hu // TODO: move it to a new bundle, since single step is not a custom control signal 615ddb65c47SLi Qianruo val singlestep = Output(Bool()) 61672951335SLi Qianruo val frontend_trigger = new FrontendTdataDistributeIO() 61772951335SLi Qianruo val mem_trigger = new MemTdataDistributeIO() 618d0de7e4aSpeixiaokun // Virtualization Mode 619d0de7e4aSpeixiaokun val virtMode = Output(Bool()) 62071b6c42eSxu_zh // xstatus.fs field is off 62171b6c42eSxu_zh val fsIsOff = Output(Bool()) 622b6982e83SLemover} 623b6982e83SLemover 624b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 6251c746d3aScui fliter // CSR has been written by csr inst, copies of csr should be updated 626b6982e83SLemover val w = ValidIO(new Bundle { 627b6982e83SLemover val addr = Output(UInt(12.W)) 628b6982e83SLemover val data = Output(UInt(XLEN.W)) 629b6982e83SLemover }) 6302b8b2e7aSWilliam Wang} 631e19f7967SWilliam Wang 632e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 633e19f7967SWilliam Wang // Request csr to be updated 634e19f7967SWilliam Wang // 635e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 636e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 637e19f7967SWilliam Wang // 638e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 639e19f7967SWilliam Wang val w = ValidIO(new Bundle { 640e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 641e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 642e19f7967SWilliam Wang }) 643e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 644e19f7967SWilliam Wang when(valid){ 645e19f7967SWilliam Wang w.bits.addr := addr 646e19f7967SWilliam Wang w.bits.data := data 647e19f7967SWilliam Wang } 648e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 649e19f7967SWilliam Wang } 650e19f7967SWilliam Wang} 65172951335SLi Qianruo 652c1b28b66STang Haojinclass AddrTransType(implicit p: Parameters) extends XSBundle { 653c1b28b66STang Haojin val bare, sv39, sv39x4, sv48, sv48x4 = Bool() 654c1b28b66STang Haojin 655c1b28b66STang Haojin def checkAccessFault(target: UInt): Bool = bare && target(XLEN - 1, PAddrBits).orR 656c1b28b66STang Haojin def checkPageFault(target: UInt): Bool = 657c1b28b66STang Haojin sv39 && target(XLEN - 1, 39) =/= VecInit.fill(XLEN - 39)(target(38)).asUInt || 658c1b28b66STang Haojin sv48 && target(XLEN - 1, 48) =/= VecInit.fill(XLEN - 48)(target(47)).asUInt 659c1b28b66STang Haojin def checkGuestPageFault(target: UInt): Bool = 660c1b28b66STang Haojin sv39x4 && target(XLEN - 1, 41).orR || sv48x4 && target(XLEN - 1, 50).orR 661c1b28b66STang Haojin} 662c1b28b66STang Haojin 663c1b28b66STang Haojinobject AddrTransType { 664c1b28b66STang Haojin def apply(bare: Boolean = false, 665c1b28b66STang Haojin sv39: Boolean = false, 666c1b28b66STang Haojin sv39x4: Boolean = false, 667c1b28b66STang Haojin sv48: Boolean = false, 668c1b28b66STang Haojin sv48x4: Boolean = false)(implicit p: Parameters): AddrTransType = 669c1b28b66STang Haojin (new AddrTransType).Lit(_.bare -> bare.B, 670c1b28b66STang Haojin _.sv39 -> sv39.B, 671c1b28b66STang Haojin _.sv39x4 -> sv39x4.B, 672c1b28b66STang Haojin _.sv48 -> sv48.B, 673c1b28b66STang Haojin _.sv48x4 -> sv48x4.B) 674c1b28b66STang Haojin 675c1b28b66STang Haojin def apply(bare: Bool, sv39: Bool, sv39x4: Bool, sv48: Bool, sv48x4: Bool)(implicit p: Parameters): AddrTransType = { 676c1b28b66STang Haojin val addrTransType = Wire(new AddrTransType) 677c1b28b66STang Haojin addrTransType.bare := bare 678c1b28b66STang Haojin addrTransType.sv39 := sv39 679c1b28b66STang Haojin addrTransType.sv39x4 := sv39x4 680c1b28b66STang Haojin addrTransType.sv48 := sv48 681c1b28b66STang Haojin addrTransType.sv48x4 := sv48x4 682c1b28b66STang Haojin addrTransType 683c1b28b66STang Haojin } 684c1b28b66STang Haojin} 685c1b28b66STang Haojin 6860f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 6870f59c834SWilliam Wang // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 6880f59c834SWilliam Wang val source = Output(new Bundle() { 6890f59c834SWilliam Wang val tag = Bool() // l1 tag array 6900f59c834SWilliam Wang val data = Bool() // l1 data array 6910f59c834SWilliam Wang val l2 = Bool() 6920f59c834SWilliam Wang }) 6930f59c834SWilliam Wang val opType = Output(new Bundle() { 6940f59c834SWilliam Wang val fetch = Bool() 6950f59c834SWilliam Wang val load = Bool() 6960f59c834SWilliam Wang val store = Bool() 6970f59c834SWilliam Wang val probe = Bool() 6980f59c834SWilliam Wang val release = Bool() 6990f59c834SWilliam Wang val atom = Bool() 7000f59c834SWilliam Wang }) 7010f59c834SWilliam Wang val paddr = Output(UInt(PAddrBits.W)) 7020f59c834SWilliam Wang 7030f59c834SWilliam Wang // report error and paddr to beu 7040f59c834SWilliam Wang // bus error unit will receive error info iff ecc_error.valid 7050f59c834SWilliam Wang val report_to_beu = Output(Bool()) 7060f59c834SWilliam Wang 7070184a80eSYanqin Li def toL1BusErrorUnitInfo(valid: Bool): L1BusErrorUnitInfo = { 7080f59c834SWilliam Wang val beu_info = Wire(new L1BusErrorUnitInfo) 709cd467f7cSxu_zh beu_info.ecc_error.valid := valid && report_to_beu 7100f59c834SWilliam Wang beu_info.ecc_error.bits := paddr 7110f59c834SWilliam Wang beu_info 7120f59c834SWilliam Wang } 7130f59c834SWilliam Wang} 714bc63e578SLi Qianruo 7157e0f64b0SGuanghui Chengobject TriggerAction extends NamedUInt(4) { 7167e0f64b0SGuanghui Cheng // Put breakpoint Exception gererated by trigger in ExceptionVec[3]. 7177e0f64b0SGuanghui Cheng def BreakpointExp = 0.U(width.W) // raise breakpoint exception 7187e0f64b0SGuanghui Cheng def DebugMode = 1.U(width.W) // enter debug mode 7197e0f64b0SGuanghui Cheng def TraceOn = 2.U(width.W) 7207e0f64b0SGuanghui Cheng def TraceOff = 3.U(width.W) 7217e0f64b0SGuanghui Cheng def TraceNotify = 4.U(width.W) 7227e0f64b0SGuanghui Cheng def None = 15.U(width.W) // use triggerAction = 15.U to express that action is None; 72384e47f35SLi Qianruo 7247e0f64b0SGuanghui Cheng def isExp(action: UInt) = action === BreakpointExp 7257e0f64b0SGuanghui Cheng def isDmode(action: UInt) = action === DebugMode 7267e0f64b0SGuanghui Cheng def isNone(action: UInt) = action === None 72772951335SLi Qianruo} 72872951335SLi Qianruo 729bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR 730bc63e578SLi Qianruo// to Frontend, Load and Store. 73172951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 732f7af4c74Schengguanghui val tUpdate = ValidIO(new Bundle { 733f7af4c74Schengguanghui val addr = Output(UInt(log2Up(TriggerNum).W)) 73472951335SLi Qianruo val tdata = new MatchTriggerIO 73572951335SLi Qianruo }) 736f7af4c74Schengguanghui val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool())) 7377e0f64b0SGuanghui Cheng val debugMode = Output(Bool()) 7387e0f64b0SGuanghui Cheng val triggerCanRaiseBpExp = Output(Bool()) 73972951335SLi Qianruo} 74072951335SLi Qianruo 74172951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 742f7af4c74Schengguanghui val tUpdate = ValidIO(new Bundle { 743f7af4c74Schengguanghui val addr = Output(UInt(log2Up(TriggerNum).W)) 74472951335SLi Qianruo val tdata = new MatchTriggerIO 74572951335SLi Qianruo }) 746f7af4c74Schengguanghui val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool())) 7477e0f64b0SGuanghui Cheng val debugMode = Output(Bool()) 74804b415dbSchengguanghui val triggerCanRaiseBpExp = Output(Bool()) 74972951335SLi Qianruo} 75072951335SLi Qianruo 75172951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle { 75272951335SLi Qianruo val matchType = Output(UInt(2.W)) 7537e0f64b0SGuanghui Cheng val select = Output(Bool()) 75472951335SLi Qianruo val timing = Output(Bool()) 7557e0f64b0SGuanghui Cheng val action = Output(TriggerAction()) 75672951335SLi Qianruo val chain = Output(Bool()) 7577e0f64b0SGuanghui Cheng val execute = Output(Bool()) 758f7af4c74Schengguanghui val store = Output(Bool()) 759f7af4c74Schengguanghui val load = Output(Bool()) 76072951335SLi Qianruo val tdata2 = Output(UInt(64.W)) 761a7a6d0a6Schengguanghui 762a7a6d0a6Schengguanghui def GenTdataDistribute(tdata1: Tdata1Bundle, tdata2: Tdata2Bundle): MatchTriggerIO = { 763cc6e4cb5Schengguanghui val mcontrol6 = Wire(new Mcontrol6) 764cc6e4cb5Schengguanghui mcontrol6 := tdata1.DATA.asUInt 765cc6e4cb5Schengguanghui this.matchType := mcontrol6.MATCH.asUInt 766cc6e4cb5Schengguanghui this.select := mcontrol6.SELECT.asBool 767cc6e4cb5Schengguanghui this.timing := false.B 768cc6e4cb5Schengguanghui this.action := mcontrol6.ACTION.asUInt 769cc6e4cb5Schengguanghui this.chain := mcontrol6.CHAIN.asBool 770cc6e4cb5Schengguanghui this.execute := mcontrol6.EXECUTE.asBool 771cc6e4cb5Schengguanghui this.load := mcontrol6.LOAD.asBool 772cc6e4cb5Schengguanghui this.store := mcontrol6.STORE.asBool 773a7a6d0a6Schengguanghui this.tdata2 := tdata2.asUInt 774a7a6d0a6Schengguanghui this 775a7a6d0a6Schengguanghui } 77672951335SLi Qianruo} 777b9e121dfShappy-lx 778d2b20d1aSTang Haojinclass StallReasonIO(width: Int) extends Bundle { 779d2b20d1aSTang Haojin val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 780d2b20d1aSTang Haojin val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 781d2b20d1aSTang Haojin} 782d2b20d1aSTang Haojin 783b9e121dfShappy-lx// custom l2 - l1 interface 784b9e121dfShappy-lxclass L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 785b9e121dfShappy-lx val sourceId = UInt(log2Up(cfg.nMissEntries).W) // tilelink sourceID -> mshr id 786d2945707SHuijin Li val isKeyword = Bool() // miss entry keyword -> L1 load queue replay 787b9e121dfShappy-lx} 788f7af4c74Schengguanghui 789