1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 201e3fad10SLinJiaweiimport chisel3._ 213b739f49SXuan Huimport chisel3.util.BitPat.bitPatToUInt 225844fcf0SLinJiaweiimport chisel3.util._ 23c1b28b66STang Haojinimport chisel3.experimental.BundleLiterals._ 243b739f49SXuan Huimport utility._ 253b739f49SXuan Huimport utils._ 26de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 27730cfbc0SXuan Huimport xiangshan.backend.fu.FuType 283b739f49SXuan Huimport xiangshan.backend.rob.RobPtr 293b739f49SXuan Huimport xiangshan.frontend._ 305c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 31b1712600SZiyue Zhangimport xiangshan.backend.Bundles.{DynInst, UopIdx} 32b52d4755SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType 33d7ac23a3SEaston Manimport xiangshan.frontend.{AllAheadFoldedHistoryOldestBits, AllFoldedHistories, BPUCtrl, CGHPtr, FtqPtr, FtqToCtrlIO} 34d7ac23a3SEaston Manimport xiangshan.frontend.{Ftq_Redirect_SRAMEntry, HasBPUParameter, IfuToBackendIO, PreDecodeInfo, RASPtr} 35b9e121dfShappy-lximport xiangshan.cache.HasDCacheParameters 363c02ee8fSwakafaimport utility._ 37b0ae3ac4SLinJiawei 388891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 3988825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt 407720a376Sfdyimport chisel3.util.experimental.decode.EspressoMinimizer 4124519898SXuan Huimport xiangshan.backend.CtrlToFtqIO 42cc6e4cb5Schengguanghuiimport xiangshan.backend.fu.NewCSR.{Mcontrol6, Tdata1Bundle, Tdata2Bundle} 43b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry 4414a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry 45dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories 4667402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 47c89b4642SGuokai Chenimport xiangshan.frontend.RASPtr 48780712aaSxiaofeibao-xjtuimport xiangshan.backend.rob.RobBundles.RobCommitEntryBundle 494907ec88Schengguanghuiimport xiangshan.backend.trace._ 501e3fad10SLinJiawei 51627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 523803411bSzhanglinjuan val valid = Bool() 5335fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 54fe211d16SLinJiawei 553803411bSzhanglinjuan} 563803411bSzhanglinjuan 57627c0a19Szhanglinjuanobject ValidUndirectioned { 58627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 59627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 603803411bSzhanglinjuan } 613803411bSzhanglinjuan} 623803411bSzhanglinjuan 631b7adedcSWilliam Wangobject RSFeedbackType { 6468d13085SXuan Hu val lrqFull = 0.U(4.W) 6568d13085SXuan Hu val tlbMiss = 1.U(4.W) 6668d13085SXuan Hu val mshrFull = 2.U(4.W) 6768d13085SXuan Hu val dataInvalid = 3.U(4.W) 6868d13085SXuan Hu val bankConflict = 4.U(4.W) 6968d13085SXuan Hu val ldVioCheckRedo = 5.U(4.W) 70cee61068Sfdy val feedbackInvalid = 7.U(4.W) 71cee61068Sfdy val issueSuccess = 8.U(4.W) 72ea0f92d8Sczw val rfArbitFail = 9.U(4.W) 73ea0f92d8Sczw val fuIdle = 10.U(4.W) 74ea0f92d8Sczw val fuBusy = 11.U(4.W) 75d54d930bSfdy val fuUncertain = 12.U(4.W) 76eb163ef0SHaojin Tang 7768d13085SXuan Hu val allTypes = 16 78cee61068Sfdy def apply() = UInt(4.W) 7961d88ec2SXuan Hu 8061d88ec2SXuan Hu def isStageSuccess(feedbackType: UInt) = { 81cee61068Sfdy feedbackType === issueSuccess 8261d88ec2SXuan Hu } 83965c972cSXuan Hu 84965c972cSXuan Hu def isBlocked(feedbackType: UInt) = { 85b536da76SXuan Hu feedbackType === rfArbitFail || feedbackType === fuBusy || feedbackType >= lrqFull && feedbackType <= feedbackInvalid 86965c972cSXuan Hu } 871b7adedcSWilliam Wang} 881b7adedcSWilliam Wang 892225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 90097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 91097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 92097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 9351b2a476Szoujr} 9451b2a476Szoujr 952225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 96f226232fSzhanglinjuan // from backend 9769cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 98f226232fSzhanglinjuan // frontend -> backend -> frontend 99f226232fSzhanglinjuan val pd = new PreDecodeInfo 100c89b4642SGuokai Chen val ssp = UInt(log2Up(RasSize).W) 101e3704ae5Smy-mayfly val sctr = UInt(RasCtrSize.W) 102c89b4642SGuokai Chen val TOSW = new RASPtr 103c89b4642SGuokai Chen val TOSR = new RASPtr 104c89b4642SGuokai Chen val NOS = new RASPtr 105c89b4642SGuokai Chen val topAddr = UInt(VAddrBits.W) 106c2ad24ebSLingrui98 // val hist = new ShiftingGlobalHistory 107dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 10867402d75SLingrui98 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 10967402d75SLingrui98 val lastBrNumOH = UInt((numBr+1).W) 110b37e4b45SLingrui98 val ghr = UInt(UbtbGHRLength.W) 111c2ad24ebSLingrui98 val histPtr = new CGHPtr 112e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 113fe3a74fcSYinan Xu // need pipeline update 114d2b20d1aSTang Haojin val br_hit = Bool() // if in ftb entry 115d2b20d1aSTang Haojin val jr_hit = Bool() // if in ftb entry 116d2b20d1aSTang Haojin val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit 1172e947747SLinJiawei val predTaken = Bool() 118b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 1199a2e6b8aSLinJiawei val taken = Bool() 120b2e6921eSLinJiawei val isMisPred = Bool() 121d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 122d0527adfSzoujr val addIntoHist = Bool() 123c1b28b66STang Haojin // raise exceptions from backend 124c1b28b66STang Haojin val backendIGPF = Bool() // instruction guest page fault 125c1b28b66STang Haojin val backendIPF = Bool() // instruction page fault 126c1b28b66STang Haojin val backendIAF = Bool() // instruction access fault 12714a6653fSLingrui98 12814a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 129c2ad24ebSLingrui98 // this.hist := entry.ghist 130c2ad24ebSLingrui98 this.histPtr := entry.histPtr 131c89b4642SGuokai Chen this.ssp := entry.ssp 132c89b4642SGuokai Chen this.sctr := entry.sctr 133c89b4642SGuokai Chen this.TOSW := entry.TOSW 134c89b4642SGuokai Chen this.TOSR := entry.TOSR 135c89b4642SGuokai Chen this.NOS := entry.NOS 136c89b4642SGuokai Chen this.topAddr := entry.topAddr 13714a6653fSLingrui98 this 13814a6653fSLingrui98 } 139c1b28b66STang Haojin 140c1b28b66STang Haojin def hasBackendFault = backendIGPF || backendIPF || backendIAF 141b2e6921eSLinJiawei} 142b2e6921eSLinJiawei 1435844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 144de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1455844fcf0SLinJiawei val instr = UInt(32.W) 1465844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 147de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 148baf8def6SYinan Xu val exceptionVec = ExceptionVec() 149fbdb359dSMuzi val backendException = Bool() 1507e0f64b0SGuanghui Cheng val trigger = TriggerAction() 151faf3cfa9SLinJiawei val pd = new PreDecodeInfo 152cde9280dSLinJiawei val pred_taken = Bool() 153c84054caSLinJiawei val crossPageIPFFix = Bool() 154de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 155980c1bc3SWilliam Wang val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 156d1fe0262SWilliam Wang // Load wait is needed 157d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 158d1fe0262SWilliam Wang val loadWaitBit = Bool() 159d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 160d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 161d1fe0262SWilliam Wang val loadWaitStrict = Bool() 162de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 163884dbb3bSLinJiawei val ftqPtr = new FtqPtr 164884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 165948e8159SEaston Man val isLastInFtqEntry = Bool() 1665844fcf0SLinJiawei} 1675844fcf0SLinJiawei 16872951335SLi Qianruo 1692225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 170614d2bc6SHeiHuDie val typeTagOut = UInt(2.W) // H S D 1712ce29ed6SLinJiawei val wflags = Bool() 1722ce29ed6SLinJiawei val typ = UInt(2.W) 1732ce29ed6SLinJiawei val fmt = UInt(2.W) 174e6c6b64fSLinJiawei val rm = UInt(3.W) 175579b9f28SLinJiawei} 176579b9f28SLinJiawei 1775844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1782225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 179248b9a04SYanqin Li // val debug_globalID = UInt(XLEN.W) 180a7a8a6ccSHaojin Tang val srcType = Vec(4, SrcType()) 181ad5c9e6eSJunxiong Ji val lsrc = Vec(4, UInt(LogicRegsWidth.W)) 182ad5c9e6eSJunxiong Ji val ldest = UInt(LogicRegsWidth.W) 1839a2e6b8aSLinJiawei val fuType = FuType() 1849a2e6b8aSLinJiawei val fuOpType = FuOpType() 1859a2e6b8aSLinJiawei val rfWen = Bool() 1869a2e6b8aSLinJiawei val fpWen = Bool() 187deb6421eSHaojin Tang val vecWen = Bool() 1889a2e6b8aSLinJiawei val isXSTrap = Bool() 1892d366136SLinJiawei val noSpecExec = Bool() // wait forward 1902d366136SLinJiawei val blockBackward = Bool() // block backward 19145a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 192e2695e90SzhanglyGit val uopSplitType = UopSplitType() 193c2a8ae00SYikeZhou val selImm = SelImm() 194780712aaSxiaofeibao-xjtu val imm = UInt(32.W) 195a3edac52SYinan Xu val commitType = CommitType() 196579b9f28SLinJiawei val fpu = new FPUCtrlSignals 197b1712600SZiyue Zhang val uopIdx = UopIdx() 198aac4464eSYinan Xu val isMove = Bool() 1991a0debc2Sczw val vm = Bool() 200d4aca96cSlqre val singleStep = Bool() 201c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 202c88c3a2aSYinan Xu // then replay from this inst itself 203c88c3a2aSYinan Xu val replayInst = Bool() 20489cc69c1STang Haojin val canRobCompress = Bool() 205be25371aSYikeZhou 20657a10886SXuan Hu private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 20789cc69c1STang Haojin isXSTrap, noSpecExec, blockBackward, flushPipe, canRobCompress, uopSplitType, selImm) 20888825c5cSYinan Xu 20988825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 2107720a376Sfdy val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table, EspressoMinimizer) 21188825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 2124d24c305SYikeZhou commitType := DontCare 213be25371aSYikeZhou this 214be25371aSYikeZhou } 21588825c5cSYinan Xu 21688825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 21788825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 21888825c5cSYinan Xu this 21988825c5cSYinan Xu } 220b6900d94SYinan Xu 2213b739f49SXuan Hu def isWFI: Bool = fuType === FuType.csr.U && fuOpType === CSROpType.wfi 222f025d715SYinan Xu def isSoftPrefetch: Bool = { 2233b739f49SXuan Hu fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 224f025d715SYinan Xu } 2256112d994Sxiaofeibao def needWriteRf: Bool = rfWen || fpWen || vecWen 226d0de7e4aSpeixiaokun def isHyperInst: Bool = { 227e25e4d90SXuan Hu fuType === FuType.ldu.U && LSUOpType.isHlv(fuOpType) || fuType === FuType.stu.U && LSUOpType.isHsv(fuOpType) 228d0de7e4aSpeixiaokun } 2295844fcf0SLinJiawei} 2305844fcf0SLinJiawei 2312225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 2325844fcf0SLinJiawei val cf = new CtrlFlow 2335844fcf0SLinJiawei val ctrl = new CtrlSignals 2345844fcf0SLinJiawei} 2355844fcf0SLinJiawei 2362225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 2378b8e745dSYikeZhou val eliminatedMove = Bool() 2388744445eSMaxpicca-Li // val fetchTime = UInt(XLEN.W) 239ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 240ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 241ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 242ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 243ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 244ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 2458744445eSMaxpicca-Li // val commitTime = UInt(XLEN.W) 2468744445eSMaxpicca-Li val runahead_checkpoint_id = UInt(XLEN.W) 2478744445eSMaxpicca-Li val tlbFirstReqTime = UInt(XLEN.W) 2488744445eSMaxpicca-Li val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 249ba4100caSYinan Xu} 250ba4100caSYinan Xu 25148d1472eSWilliam Wang// Separate LSQ 2522225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 253915c0dd4SYinan Xu val lqIdx = new LqPtr 2545c1ae31bSYinan Xu val sqIdx = new SqPtr 25524726fbfSWilliam Wang} 25624726fbfSWilliam Wang 257b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2582225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 259a7a8a6ccSHaojin Tang val srcState = Vec(4, SrcState()) 260a7a8a6ccSHaojin Tang val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 26120e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 2629aca92b9SYinan Xu val robIdx = new RobPtr 26389cc69c1STang Haojin val instrSize = UInt(log2Ceil(RenameWidth + 1).W) 264fe6452fcSYinan Xu val lqIdx = new LqPtr 265fe6452fcSYinan Xu val sqIdx = new SqPtr 2668b8e745dSYikeZhou val eliminatedMove = Bool() 267fa7f2c26STang Haojin val snapshot = Bool() 2687cef916fSYinan Xu val debugInfo = new PerfDebugInfo 2699d4e1137SYinan Xu def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 270bcce877bSYinan Xu val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 271bcce877bSYinan Xu val readReg = if (isFp) { 272bcce877bSYinan Xu ctrl.srcType(index) === SrcType.fp 273bcce877bSYinan Xu } else { 274bcce877bSYinan Xu ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 275a338f247SYinan Xu } 276bcce877bSYinan Xu readReg && stateReady 277a338f247SYinan Xu } 2785c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 279c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2805c7674feSYinan Xu } 2816ab6918fSYinan Xu def clearExceptions( 2826ab6918fSYinan Xu exceptionBits: Seq[Int] = Seq(), 2836ab6918fSYinan Xu flushPipe: Boolean = false, 2846ab6918fSYinan Xu replayInst: Boolean = false 2856ab6918fSYinan Xu ): MicroOp = { 2866ab6918fSYinan Xu cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 2876ab6918fSYinan Xu if (!flushPipe) { ctrl.flushPipe := false.B } 2886ab6918fSYinan Xu if (!replayInst) { ctrl.replayInst := false.B } 289c88c3a2aSYinan Xu this 290c88c3a2aSYinan Xu } 2915844fcf0SLinJiawei} 2925844fcf0SLinJiawei 29346f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 294dfb4c5dcSXuan Hu val uop = new DynInst 29546f74b57SHaojin Tang} 29646f74b57SHaojin Tang 29746f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 298de169c67SWilliam Wang val flag = UInt(1.W) 2991e3fad10SLinJiawei} 300de169c67SWilliam Wang 3012225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 30214a67055Ssfencevma val isRVC = Bool() 3039aca92b9SYinan Xu val robIdx = new RobPtr 30436d7aed5SLinJiawei val ftqIdx = new FtqPtr 30536d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 306bfb958a3SYinan Xu val level = RedirectLevel() 307bfb958a3SYinan Xu val interrupt = Bool() 308c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 309c1b28b66STang Haojin val fullTarget = UInt(XLEN.W) // only used for tval storage in backend 310bfb958a3SYinan Xu 311de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 312de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 313fe211d16SLinJiawei 31420edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 315d2b20d1aSTang Haojin val debugIsCtrl = Bool() 316d2b20d1aSTang Haojin val debugIsMemVio = Bool() 31720edb3f7SWilliam Wang 318bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 319a25b1bceSLinJiawei} 320a25b1bceSLinJiawei 32154c6d89dSxiaofeibao-xjtuobject Redirect extends HasCircularQueuePtrHelper { 32254c6d89dSxiaofeibao-xjtu 32354c6d89dSxiaofeibao-xjtu def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = { 32454c6d89dSxiaofeibao-xjtu val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx))) 32554c6d89dSxiaofeibao-xjtu val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j => 32654c6d89dSxiaofeibao-xjtu (if (j < i) !xs(j).valid || compareVec(i)(j) 32754c6d89dSxiaofeibao-xjtu else if (j == i) xs(i).valid 32854c6d89dSxiaofeibao-xjtu else !xs(j).valid || !compareVec(j)(i)) 32954c6d89dSxiaofeibao-xjtu )).andR)) 33054c6d89dSxiaofeibao-xjtu resultOnehot 33154c6d89dSxiaofeibao-xjtu } 33254c6d89dSxiaofeibao-xjtu} 33354c6d89dSxiaofeibao-xjtu 3342b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 33560deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 33660deaca2SLinJiawei val isInt = Bool() 33760deaca2SLinJiawei val isFp = Bool() 33860f0c5aeSxiaofeibao val isVec = Bool() 33929aa55c1Sxiaofeibao val isV0 = Bool() 34029aa55c1Sxiaofeibao val isVl = Bool() 34160deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3425844fcf0SLinJiawei} 3435844fcf0SLinJiawei 3442225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 34572235fa4SWilliam Wang val isMMIO = Bool() 346bb76fc1bSYanqin Li val isNC = Bool() 3478635f18fSwangkaifan val isPerfCnt = Bool() 3488b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 34972951335SLi Qianruo val vaddr = UInt(VAddrBits.W) 350bb76fc1bSYanqin Li 351bb76fc1bSYanqin Li def isSkipDiff: Bool = isMMIO || isNC || isPerfCnt 3528744445eSMaxpicca-Li /* add L/S inst info in EXU */ 3538744445eSMaxpicca-Li // val L1toL2TlbLatency = UInt(XLEN.W) 3548744445eSMaxpicca-Li // val levelTlbHit = UInt(2.W) 355e402d94eSWilliam Wang} 3565844fcf0SLinJiawei 357ac17908cSHuijin Liclass SoftIfetchPrefetchBundle(implicit p: Parameters) extends XSBundle { 358ac17908cSHuijin Li val vaddr = UInt(VAddrBits.W) 359ac17908cSHuijin Li} 360ac17908cSHuijin Li 3612225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 36235bfeecbSYinan Xu val mtip = Input(Bool()) 36335bfeecbSYinan Xu val msip = Input(Bool()) 36435bfeecbSYinan Xu val meip = Input(Bool()) 365b3d79b37SYinan Xu val seip = Input(Bool()) 366d4aca96cSlqre val debug = Input(Bool()) 367c2a2229dSlewislzh val nmi = new NonmaskableInterruptIO() 368c2a2229dSlewislzh} 369c2a2229dSlewislzh 3708bc90631SZehao Liuclass NonmaskableInterruptIO() extends Bundle { 3718bc90631SZehao Liu val nmi_31 = Input(Bool()) 3728bc90631SZehao Liu val nmi_43 = Input(Bool()) 373c2a2229dSlewislzh // reserve for other nmi type 3745844fcf0SLinJiawei} 3755844fcf0SLinJiawei 3762225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 3773b739f49SXuan Hu val exception = Flipped(ValidIO(new DynInst)) 3783fa7b737SYinan Xu val isInterrupt = Input(Bool()) 37935bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 38035bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 38135bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 38235bfeecbSYinan Xu val interrupt = Output(Bool()) 38335bfeecbSYinan Xu} 38435bfeecbSYinan Xu 385a8db15d8Sfdyclass DiffCommitIO(implicit p: Parameters) extends XSBundle { 386a8db15d8Sfdy val isCommit = Bool() 387a8db15d8Sfdy val commitValid = Vec(CommitWidth * MaxUopSize, Bool()) 388a8db15d8Sfdy 3896b102a39SHaojin Tang val info = Vec(CommitWidth * MaxUopSize, new RabCommitInfo) 390a8db15d8Sfdy} 391a8db15d8Sfdy 392780712aaSxiaofeibao-xjtuclass RobCommitInfo(implicit p: Parameters) extends RobCommitEntryBundle 3935844fcf0SLinJiawei 3949aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 395ccfddc82SHaojin Tang val isCommit = Bool() 396ccfddc82SHaojin Tang val commitValid = Vec(CommitWidth, Bool()) 3976474c47fSYinan Xu 398ccfddc82SHaojin Tang val isWalk = Bool() 399c51eab43SYinan Xu // valid bits optimized for walk 400ccfddc82SHaojin Tang val walkValid = Vec(CommitWidth, Bool()) 4016474c47fSYinan Xu 402ccfddc82SHaojin Tang val info = Vec(CommitWidth, new RobCommitInfo) 403fa7f2c26STang Haojin val robIdx = Vec(CommitWidth, new RobPtr) 40421e7a6c5SYinan Xu 4056474c47fSYinan Xu def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 4066474c47fSYinan Xu def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 4075844fcf0SLinJiawei} 4085844fcf0SLinJiawei 4096b102a39SHaojin Tangclass RabCommitInfo(implicit p: Parameters) extends XSBundle { 410ad5c9e6eSJunxiong Ji val ldest = UInt(LogicRegsWidth.W) 4116b102a39SHaojin Tang val pdest = UInt(PhyRegIdxWidth.W) 4126b102a39SHaojin Tang val rfWen = Bool() 4136b102a39SHaojin Tang val fpWen = Bool() 4146b102a39SHaojin Tang val vecWen = Bool() 415368cbcecSxiaofeibao val v0Wen = Bool() 416368cbcecSxiaofeibao val vlWen = Bool() 4176b102a39SHaojin Tang val isMove = Bool() 4186b102a39SHaojin Tang} 4196b102a39SHaojin Tang 4206b102a39SHaojin Tangclass RabCommitIO(implicit p: Parameters) extends XSBundle { 4216b102a39SHaojin Tang val isCommit = Bool() 422780712aaSxiaofeibao-xjtu val commitValid = Vec(RabCommitWidth, Bool()) 4236b102a39SHaojin Tang 4246b102a39SHaojin Tang val isWalk = Bool() 4256b102a39SHaojin Tang // valid bits optimized for walk 426780712aaSxiaofeibao-xjtu val walkValid = Vec(RabCommitWidth, Bool()) 4276b102a39SHaojin Tang 428780712aaSxiaofeibao-xjtu val info = Vec(RabCommitWidth, new RabCommitInfo) 429780712aaSxiaofeibao-xjtu val robIdx = OptionWrapper(!env.FPGAPlatform, Vec(RabCommitWidth, new RobPtr)) 4306b102a39SHaojin Tang 4316b102a39SHaojin Tang def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 4326b102a39SHaojin Tang def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 4336b102a39SHaojin Tang} 4346b102a39SHaojin Tang 435fa7f2c26STang Haojinclass SnapshotPort(implicit p: Parameters) extends XSBundle { 436fa7f2c26STang Haojin val snptEnq = Bool() 437fa7f2c26STang Haojin val snptDeq = Bool() 438fa7f2c26STang Haojin val useSnpt = Bool() 439fa7f2c26STang Haojin val snptSelect = UInt(log2Ceil(RenameSnapshotNum).W) 440c4b56310SHaojin Tang val flushVec = Vec(RenameSnapshotNum, Bool()) 441fa7f2c26STang Haojin} 442fa7f2c26STang Haojin 443fd490615Sweiding liuclass RSFeedback(isVector: Boolean = false)(implicit p: Parameters) extends XSBundle { 4445db4956bSzhanglyGit val robIdx = new RobPtr 445037a131fSWilliam Wang val hit = Bool() 44662f57a35SLemover val flushState = Bool() 4471b7adedcSWilliam Wang val sourceType = RSFeedbackType() 448c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 44938f78b5dSxiaofeibao-xjtu val sqIdx = new SqPtr 45028ac1c16Sxiaofeibao-xjtu val lqIdx = new LqPtr 451037a131fSWilliam Wang} 452037a131fSWilliam Wang 453fd490615Sweiding liuclass MemRSFeedbackIO(isVector: Boolean = false)(implicit p: Parameters) extends XSBundle { 454d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 455d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 456fd490615Sweiding liu val feedbackSlow = ValidIO(new RSFeedback(isVector)) // dcache miss queue full, dtlb miss 457fd490615Sweiding liu val feedbackFast = ValidIO(new RSFeedback(isVector)) // bank conflict 458d87b76aaSWilliam Wang} 459d87b76aaSWilliam Wang 4600f55a0d3SHaojin Tangclass LoadCancelIO(implicit p: Parameters) extends XSBundle { 461596af5d2SHaojin Tang val ld1Cancel = Bool() 462596af5d2SHaojin Tang val ld2Cancel = Bool() 4630f55a0d3SHaojin Tang} 4640f55a0d3SHaojin Tang 465f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 4665844fcf0SLinJiawei // to backend end 4675844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 468d2b20d1aSTang Haojin val stallReason = new StallReasonIO(DecodeWidth) 469f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 470d7ac23a3SEaston Man val fromIfu = new IfuToBackendIO 4715844fcf0SLinJiawei // from backend 472f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 47305cc2a4eSXuan Hu val canAccept = Input(Bool()) 4741e3fad10SLinJiawei} 475fcff7e94SZhangZifei 476f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle { 47745f497a4Shappy-lx val mode = UInt(4.W) 47845f497a4Shappy-lx val asid = UInt(16.W) 47945f497a4Shappy-lx val ppn = UInt(44.W) 48045f497a4Shappy-lx} 48145f497a4Shappy-lx 482f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 48345f497a4Shappy-lx val changed = Bool() 48445f497a4Shappy-lx 4859a4a4f17SXuan Hu // Todo: remove it 48645f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 48745f497a4Shappy-lx require(satp_value.getWidth == XLEN) 48845f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 48945f497a4Shappy-lx mode := sa.mode 49045f497a4Shappy-lx asid := sa.asid 49197929664SXiaokun-Pei ppn := sa.ppn 49245f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 49345f497a4Shappy-lx } 494fcff7e94SZhangZifei} 495f1fe8698SLemover 49697929664SXiaokun-Peiclass HgatpStruct(implicit p: Parameters) extends XSBundle { 49797929664SXiaokun-Pei val mode = UInt(4.W) 49897929664SXiaokun-Pei val vmid = UInt(16.W) 49997929664SXiaokun-Pei val ppn = UInt(44.W) 50097929664SXiaokun-Pei} 50197929664SXiaokun-Pei 50297929664SXiaokun-Peiclass TlbHgatpBundle(implicit p: Parameters) extends HgatpStruct { 50397929664SXiaokun-Pei val changed = Bool() 50497929664SXiaokun-Pei 50597929664SXiaokun-Pei // Todo: remove it 50697929664SXiaokun-Pei def apply(hgatp_value: UInt): Unit = { 50797929664SXiaokun-Pei require(hgatp_value.getWidth == XLEN) 50897929664SXiaokun-Pei val sa = hgatp_value.asTypeOf(new HgatpStruct) 50997929664SXiaokun-Pei mode := sa.mode 51097929664SXiaokun-Pei vmid := sa.vmid 51197929664SXiaokun-Pei ppn := sa.ppn 51297929664SXiaokun-Pei changed := DataChanged(sa.vmid) // when ppn is changed, software need do the flush 51397929664SXiaokun-Pei } 51497929664SXiaokun-Pei} 51597929664SXiaokun-Pei 516f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 517f1fe8698SLemover val satp = new TlbSatpBundle() 518d0de7e4aSpeixiaokun val vsatp = new TlbSatpBundle() 51997929664SXiaokun-Pei val hgatp = new TlbHgatpBundle() 520fcff7e94SZhangZifei val priv = new Bundle { 521fcff7e94SZhangZifei val mxr = Bool() 522fcff7e94SZhangZifei val sum = Bool() 523d0de7e4aSpeixiaokun val vmxr = Bool() 524d0de7e4aSpeixiaokun val vsum = Bool() 525d0de7e4aSpeixiaokun val virt = Bool() 526d0de7e4aSpeixiaokun val spvp = UInt(1.W) 527fcff7e94SZhangZifei val imode = UInt(2.W) 528fcff7e94SZhangZifei val dmode = UInt(2.W) 529fcff7e94SZhangZifei } 530dd286b6aSYanqin Li val mPBMTE = Bool() 531dd286b6aSYanqin Li val hPBMTE = Bool() 532189833a1SHaoyuan Feng val pmm = new Bundle { 533189833a1SHaoyuan Feng val mseccfg = UInt(2.W) 534189833a1SHaoyuan Feng val menvcfg = UInt(2.W) 535189833a1SHaoyuan Feng val henvcfg = UInt(2.W) 536189833a1SHaoyuan Feng val hstatus = UInt(2.W) 537189833a1SHaoyuan Feng val senvcfg = UInt(2.W) 538189833a1SHaoyuan Feng } 5398fc4e859SZhangZifei 5408fc4e859SZhangZifei override def toPrintable: Printable = { 5418fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 5428fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 5438fc4e859SZhangZifei } 544fcff7e94SZhangZifei} 545fcff7e94SZhangZifei 5462225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 547fcff7e94SZhangZifei val valid = Bool() 548fcff7e94SZhangZifei val bits = new Bundle { 549fcff7e94SZhangZifei val rs1 = Bool() 550fcff7e94SZhangZifei val rs2 = Bool() 551fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 552d0de7e4aSpeixiaokun val id = UInt((AsidLength).W) // asid or vmid 553f1fe8698SLemover val flushPipe = Bool() 554d0de7e4aSpeixiaokun val hv = Bool() 555d0de7e4aSpeixiaokun val hg = Bool() 556fcff7e94SZhangZifei } 5578fc4e859SZhangZifei 5588fc4e859SZhangZifei override def toPrintable: Printable = { 559f1fe8698SLemover p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 5608fc4e859SZhangZifei } 561fcff7e94SZhangZifei} 562a165bd69Swangkaifan 563de169c67SWilliam Wang// Bundle for load violation predictor updating 564de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 5652b8b2e7aSWilliam Wang val valid = Bool() 566de169c67SWilliam Wang 567de169c67SWilliam Wang // wait table update 568de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 5692b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 570de169c67SWilliam Wang 571de169c67SWilliam Wang // store set update 572de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 573de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 574de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 5752b8b2e7aSWilliam Wang} 5762b8b2e7aSWilliam Wang 5772225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 5782b8b2e7aSWilliam Wang // Prefetcher 579ecccf78fSJay val l1I_pf_enable = Output(Bool()) 5802b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 58185de5caeSLinJiawei val l1D_pf_enable = Output(Bool()) 58285de5caeSLinJiawei val l1D_pf_train_on_hit = Output(Bool()) 58385de5caeSLinJiawei val l1D_pf_enable_agt = Output(Bool()) 58485de5caeSLinJiawei val l1D_pf_enable_pht = Output(Bool()) 5855d13017eSLinJiawei val l1D_pf_active_threshold = Output(UInt(4.W)) 5865d13017eSLinJiawei val l1D_pf_active_stride = Output(UInt(6.W)) 587edbf1204SLinJiawei val l1D_pf_enable_stride = Output(Bool()) 588f1d78cf7SLinJiawei val l2_pf_store_only = Output(Bool()) 589f3f22d72SYinan Xu // Load violation predictor 5902b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 5912b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 592c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 593c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 594c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 595f3f22d72SYinan Xu // Branch predictor 5962b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 597f3f22d72SYinan Xu // Memory Block 598f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 599d10a581eSWilliam Wang val ldld_vio_check_enable = Output(Bool()) 600d10a581eSWilliam Wang val soft_prefetch_enable = Output(Bool()) 601a4e57ea3SLi Qianruo val cache_error_enable = Output(Bool()) 60237225120Ssfencevma val uncache_write_outstanding_enable = Output(Bool()) 60341d8d239Shappy-lx val hd_misalign_st_enable = Output(Bool()) 60441d8d239Shappy-lx val hd_misalign_ld_enable = Output(Bool()) 605*b7a63495SNewPaulWalker val power_down_enable = Output(Bool()) 606*b7a63495SNewPaulWalker val flush_l2_enable = Output(Bool()) 607aac4464eSYinan Xu // Rename 6085b47c58cSYinan Xu val fusion_enable = Output(Bool()) 6095b47c58cSYinan Xu val wfi_enable = Output(Bool()) 610af2f7849Shappy-lx 611b6982e83SLemover // distribute csr write signal 612b6982e83SLemover val distribute_csr = new DistributedCSRIO() 6135b0f0029SXuan Hu // TODO: move it to a new bundle, since single step is not a custom control signal 614ddb65c47SLi Qianruo val singlestep = Output(Bool()) 61572951335SLi Qianruo val frontend_trigger = new FrontendTdataDistributeIO() 61672951335SLi Qianruo val mem_trigger = new MemTdataDistributeIO() 617d0de7e4aSpeixiaokun // Virtualization Mode 618d0de7e4aSpeixiaokun val virtMode = Output(Bool()) 61971b6c42eSxu_zh // xstatus.fs field is off 62071b6c42eSxu_zh val fsIsOff = Output(Bool()) 621b6982e83SLemover} 622b6982e83SLemover 623b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 6241c746d3aScui fliter // CSR has been written by csr inst, copies of csr should be updated 625b6982e83SLemover val w = ValidIO(new Bundle { 626b6982e83SLemover val addr = Output(UInt(12.W)) 627b6982e83SLemover val data = Output(UInt(XLEN.W)) 628b6982e83SLemover }) 6292b8b2e7aSWilliam Wang} 630e19f7967SWilliam Wang 631e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 632e19f7967SWilliam Wang // Request csr to be updated 633e19f7967SWilliam Wang // 634e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 635e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 636e19f7967SWilliam Wang // 637e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 638e19f7967SWilliam Wang val w = ValidIO(new Bundle { 639e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 640e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 641e19f7967SWilliam Wang }) 642e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 643e19f7967SWilliam Wang when(valid){ 644e19f7967SWilliam Wang w.bits.addr := addr 645e19f7967SWilliam Wang w.bits.data := data 646e19f7967SWilliam Wang } 647e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 648e19f7967SWilliam Wang } 649e19f7967SWilliam Wang} 65072951335SLi Qianruo 651c1b28b66STang Haojinclass AddrTransType(implicit p: Parameters) extends XSBundle { 652c1b28b66STang Haojin val bare, sv39, sv39x4, sv48, sv48x4 = Bool() 653c1b28b66STang Haojin 654c1b28b66STang Haojin def checkAccessFault(target: UInt): Bool = bare && target(XLEN - 1, PAddrBits).orR 655c1b28b66STang Haojin def checkPageFault(target: UInt): Bool = 656c1b28b66STang Haojin sv39 && target(XLEN - 1, 39) =/= VecInit.fill(XLEN - 39)(target(38)).asUInt || 657c1b28b66STang Haojin sv48 && target(XLEN - 1, 48) =/= VecInit.fill(XLEN - 48)(target(47)).asUInt 658c1b28b66STang Haojin def checkGuestPageFault(target: UInt): Bool = 659c1b28b66STang Haojin sv39x4 && target(XLEN - 1, 41).orR || sv48x4 && target(XLEN - 1, 50).orR 660c1b28b66STang Haojin} 661c1b28b66STang Haojin 662c1b28b66STang Haojinobject AddrTransType { 663c1b28b66STang Haojin def apply(bare: Boolean = false, 664c1b28b66STang Haojin sv39: Boolean = false, 665c1b28b66STang Haojin sv39x4: Boolean = false, 666c1b28b66STang Haojin sv48: Boolean = false, 667c1b28b66STang Haojin sv48x4: Boolean = false)(implicit p: Parameters): AddrTransType = 668c1b28b66STang Haojin (new AddrTransType).Lit(_.bare -> bare.B, 669c1b28b66STang Haojin _.sv39 -> sv39.B, 670c1b28b66STang Haojin _.sv39x4 -> sv39x4.B, 671c1b28b66STang Haojin _.sv48 -> sv48.B, 672c1b28b66STang Haojin _.sv48x4 -> sv48x4.B) 673c1b28b66STang Haojin 674c1b28b66STang Haojin def apply(bare: Bool, sv39: Bool, sv39x4: Bool, sv48: Bool, sv48x4: Bool)(implicit p: Parameters): AddrTransType = { 675c1b28b66STang Haojin val addrTransType = Wire(new AddrTransType) 676c1b28b66STang Haojin addrTransType.bare := bare 677c1b28b66STang Haojin addrTransType.sv39 := sv39 678c1b28b66STang Haojin addrTransType.sv39x4 := sv39x4 679c1b28b66STang Haojin addrTransType.sv48 := sv48 680c1b28b66STang Haojin addrTransType.sv48x4 := sv48x4 681c1b28b66STang Haojin addrTransType 682c1b28b66STang Haojin } 683c1b28b66STang Haojin} 684c1b28b66STang Haojin 6850f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 6860f59c834SWilliam Wang // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 6870f59c834SWilliam Wang val source = Output(new Bundle() { 6880f59c834SWilliam Wang val tag = Bool() // l1 tag array 6890f59c834SWilliam Wang val data = Bool() // l1 data array 6900f59c834SWilliam Wang val l2 = Bool() 6910f59c834SWilliam Wang }) 6920f59c834SWilliam Wang val opType = Output(new Bundle() { 6930f59c834SWilliam Wang val fetch = Bool() 6940f59c834SWilliam Wang val load = Bool() 6950f59c834SWilliam Wang val store = Bool() 6960f59c834SWilliam Wang val probe = Bool() 6970f59c834SWilliam Wang val release = Bool() 6980f59c834SWilliam Wang val atom = Bool() 6990f59c834SWilliam Wang }) 7000f59c834SWilliam Wang val paddr = Output(UInt(PAddrBits.W)) 7010f59c834SWilliam Wang 7020f59c834SWilliam Wang // report error and paddr to beu 7030f59c834SWilliam Wang // bus error unit will receive error info iff ecc_error.valid 7040f59c834SWilliam Wang val report_to_beu = Output(Bool()) 7050f59c834SWilliam Wang 7060184a80eSYanqin Li def toL1BusErrorUnitInfo(valid: Bool): L1BusErrorUnitInfo = { 7070f59c834SWilliam Wang val beu_info = Wire(new L1BusErrorUnitInfo) 708cd467f7cSxu_zh beu_info.ecc_error.valid := valid && report_to_beu 7090f59c834SWilliam Wang beu_info.ecc_error.bits := paddr 7100f59c834SWilliam Wang beu_info 7110f59c834SWilliam Wang } 7120f59c834SWilliam Wang} 713bc63e578SLi Qianruo 7147e0f64b0SGuanghui Chengobject TriggerAction extends NamedUInt(4) { 7157e0f64b0SGuanghui Cheng // Put breakpoint Exception gererated by trigger in ExceptionVec[3]. 7167e0f64b0SGuanghui Cheng def BreakpointExp = 0.U(width.W) // raise breakpoint exception 7177e0f64b0SGuanghui Cheng def DebugMode = 1.U(width.W) // enter debug mode 7187e0f64b0SGuanghui Cheng def TraceOn = 2.U(width.W) 7197e0f64b0SGuanghui Cheng def TraceOff = 3.U(width.W) 7207e0f64b0SGuanghui Cheng def TraceNotify = 4.U(width.W) 7217e0f64b0SGuanghui Cheng def None = 15.U(width.W) // use triggerAction = 15.U to express that action is None; 72284e47f35SLi Qianruo 7237e0f64b0SGuanghui Cheng def isExp(action: UInt) = action === BreakpointExp 7247e0f64b0SGuanghui Cheng def isDmode(action: UInt) = action === DebugMode 7257e0f64b0SGuanghui Cheng def isNone(action: UInt) = action === None 72672951335SLi Qianruo} 72772951335SLi Qianruo 728bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR 729bc63e578SLi Qianruo// to Frontend, Load and Store. 73072951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 731f7af4c74Schengguanghui val tUpdate = ValidIO(new Bundle { 732f7af4c74Schengguanghui val addr = Output(UInt(log2Up(TriggerNum).W)) 73372951335SLi Qianruo val tdata = new MatchTriggerIO 73472951335SLi Qianruo }) 735f7af4c74Schengguanghui val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool())) 7367e0f64b0SGuanghui Cheng val debugMode = Output(Bool()) 7377e0f64b0SGuanghui Cheng val triggerCanRaiseBpExp = Output(Bool()) 73872951335SLi Qianruo} 73972951335SLi Qianruo 74072951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 741f7af4c74Schengguanghui val tUpdate = ValidIO(new Bundle { 742f7af4c74Schengguanghui val addr = Output(UInt(log2Up(TriggerNum).W)) 74372951335SLi Qianruo val tdata = new MatchTriggerIO 74472951335SLi Qianruo }) 745f7af4c74Schengguanghui val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool())) 7467e0f64b0SGuanghui Cheng val debugMode = Output(Bool()) 74704b415dbSchengguanghui val triggerCanRaiseBpExp = Output(Bool()) 74872951335SLi Qianruo} 74972951335SLi Qianruo 75072951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle { 75172951335SLi Qianruo val matchType = Output(UInt(2.W)) 7527e0f64b0SGuanghui Cheng val select = Output(Bool()) 75372951335SLi Qianruo val timing = Output(Bool()) 7547e0f64b0SGuanghui Cheng val action = Output(TriggerAction()) 75572951335SLi Qianruo val chain = Output(Bool()) 7567e0f64b0SGuanghui Cheng val execute = Output(Bool()) 757f7af4c74Schengguanghui val store = Output(Bool()) 758f7af4c74Schengguanghui val load = Output(Bool()) 75972951335SLi Qianruo val tdata2 = Output(UInt(64.W)) 760a7a6d0a6Schengguanghui 761a7a6d0a6Schengguanghui def GenTdataDistribute(tdata1: Tdata1Bundle, tdata2: Tdata2Bundle): MatchTriggerIO = { 762cc6e4cb5Schengguanghui val mcontrol6 = Wire(new Mcontrol6) 763cc6e4cb5Schengguanghui mcontrol6 := tdata1.DATA.asUInt 764cc6e4cb5Schengguanghui this.matchType := mcontrol6.MATCH.asUInt 765cc6e4cb5Schengguanghui this.select := mcontrol6.SELECT.asBool 766cc6e4cb5Schengguanghui this.timing := false.B 767cc6e4cb5Schengguanghui this.action := mcontrol6.ACTION.asUInt 768cc6e4cb5Schengguanghui this.chain := mcontrol6.CHAIN.asBool 769cc6e4cb5Schengguanghui this.execute := mcontrol6.EXECUTE.asBool 770cc6e4cb5Schengguanghui this.load := mcontrol6.LOAD.asBool 771cc6e4cb5Schengguanghui this.store := mcontrol6.STORE.asBool 772a7a6d0a6Schengguanghui this.tdata2 := tdata2.asUInt 773a7a6d0a6Schengguanghui this 774a7a6d0a6Schengguanghui } 77572951335SLi Qianruo} 776b9e121dfShappy-lx 777d2b20d1aSTang Haojinclass StallReasonIO(width: Int) extends Bundle { 778d2b20d1aSTang Haojin val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 779d2b20d1aSTang Haojin val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W))) 780d2b20d1aSTang Haojin} 781d2b20d1aSTang Haojin 782b9e121dfShappy-lx// custom l2 - l1 interface 783b9e121dfShappy-lxclass L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 784b9e121dfShappy-lx val sourceId = UInt(log2Up(cfg.nMissEntries).W) // tilelink sourceID -> mshr id 785d2945707SHuijin Li val isKeyword = Bool() // miss entry keyword -> L1 load queue replay 786b9e121dfShappy-lx} 787f7af4c74Schengguanghui 788