1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 191e3fad10SLinJiaweiimport chisel3._ 205844fcf0SLinJiaweiimport chisel3.util._ 219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO 23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 27f634c609SLingrui98import xiangshan.frontend.GlobalHistory 287447ee13SLingrui98import xiangshan.frontend.RASEntry 292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr 31e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead 32f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO 33ceaf5e1fSLingrui98import utils._ 34b0ae3ac4SLinJiawei 352fbdb79bSLingrui98import scala.math.max 36d471c5aeSLingrui98import Chisel.experimental.chiselName 372225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 3888825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt 39b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry 4014a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry 411e3fad10SLinJiawei 42627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 433803411bSzhanglinjuan val valid = Bool() 4435fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 45fe211d16SLinJiawei 46627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 473803411bSzhanglinjuan} 483803411bSzhanglinjuan 49627c0a19Szhanglinjuanobject ValidUndirectioned { 50627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 51627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 523803411bSzhanglinjuan } 533803411bSzhanglinjuan} 543803411bSzhanglinjuan 551b7adedcSWilliam Wangobject RSFeedbackType { 5667682d05SWilliam Wang val tlbMiss = 0.U(3.W) 5767682d05SWilliam Wang val mshrFull = 1.U(3.W) 5867682d05SWilliam Wang val dataInvalid = 2.U(3.W) 5967682d05SWilliam Wang val bankConflict = 3.U(3.W) 6067682d05SWilliam Wang val ldVioCheckRedo = 4.U(3.W) 611b7adedcSWilliam Wang 6267682d05SWilliam Wang def apply() = UInt(3.W) 631b7adedcSWilliam Wang} 641b7adedcSWilliam Wang 652225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 66097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 67097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 68097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 6951b2a476Szoujr} 7051b2a476Szoujr 712225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 72f226232fSzhanglinjuan // from backend 7369cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 74f226232fSzhanglinjuan // frontend -> backend -> frontend 75f226232fSzhanglinjuan val pd = new PreDecodeInfo 768a5e9243SLinJiawei val rasSp = UInt(log2Up(RasSize).W) 772e947747SLinJiawei val rasEntry = new RASEntry 788a5e9243SLinJiawei val hist = new GlobalHistory 79e690b0d3SLingrui98 val phist = UInt(PathHistoryLength.W) 80e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 815df4db2aSLingrui98 val phNewBit = Bool() 82fe3a74fcSYinan Xu // need pipeline update 838a597714Szoujr val br_hit = Bool() 842e947747SLinJiawei val predTaken = Bool() 85b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 869a2e6b8aSLinJiawei val taken = Bool() 87b2e6921eSLinJiawei val isMisPred = Bool() 88d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 89d0527adfSzoujr val addIntoHist = Bool() 9014a6653fSLingrui98 9114a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 9214a6653fSLingrui98 this.hist := entry.ghist 9314a6653fSLingrui98 this.phist := entry.phist 9414a6653fSLingrui98 this.phNewBit := entry.phNewBit 9514a6653fSLingrui98 this.rasSp := entry.rasSp 9614a6653fSLingrui98 this.rasEntry := entry.rasEntry 9714a6653fSLingrui98 this.specCnt := entry.specCnt 9814a6653fSLingrui98 this 9914a6653fSLingrui98 } 100b2e6921eSLinJiawei} 101b2e6921eSLinJiawei 1025844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 103de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1045844fcf0SLinJiawei val instr = UInt(32.W) 1055844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 106de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 107baf8def6SYinan Xu val exceptionVec = ExceptionVec() 1085844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 109faf3cfa9SLinJiawei val pd = new PreDecodeInfo 110cde9280dSLinJiawei val pred_taken = Bool() 111c84054caSLinJiawei val crossPageIPFFix = Bool() 112de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 113c7160cd3SWilliam Wang val waitForSqIdx = new SqPtr // store set predicted previous store sqIdx 114d1fe0262SWilliam Wang // Load wait is needed 115d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 116d1fe0262SWilliam Wang val loadWaitBit = Bool() 117d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 118d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 119d1fe0262SWilliam Wang val loadWaitStrict = Bool() 120de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 121884dbb3bSLinJiawei val ftqPtr = new FtqPtr 122884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1231f0e2dc7SJiawei Lin // This inst will flush all the pipe when it is the oldest inst in ROB, 1241f0e2dc7SJiawei Lin // then replay from this inst itself 1251f0e2dc7SJiawei Lin val replayInst = Bool() 1265844fcf0SLinJiawei} 1275844fcf0SLinJiawei 1282225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1292ce29ed6SLinJiawei val isAddSub = Bool() // swap23 130dc597826SJiawei Lin val typeTagIn = UInt(1.W) 131dc597826SJiawei Lin val typeTagOut = UInt(1.W) 1322ce29ed6SLinJiawei val fromInt = Bool() 1332ce29ed6SLinJiawei val wflags = Bool() 1342ce29ed6SLinJiawei val fpWen = Bool() 1352ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1362ce29ed6SLinJiawei val div = Bool() 1372ce29ed6SLinJiawei val sqrt = Bool() 1382ce29ed6SLinJiawei val fcvt = Bool() 1392ce29ed6SLinJiawei val typ = UInt(2.W) 1402ce29ed6SLinJiawei val fmt = UInt(2.W) 1412ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 142e6c6b64fSLinJiawei val rm = UInt(3.W) 143579b9f28SLinJiawei} 144579b9f28SLinJiawei 1455844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1462225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 14720e31bd1SYinan Xu val srcType = Vec(3, SrcType()) 14820e31bd1SYinan Xu val lsrc = Vec(3, UInt(5.W)) 1499a2e6b8aSLinJiawei val ldest = UInt(5.W) 1509a2e6b8aSLinJiawei val fuType = FuType() 1519a2e6b8aSLinJiawei val fuOpType = FuOpType() 1529a2e6b8aSLinJiawei val rfWen = Bool() 1539a2e6b8aSLinJiawei val fpWen = Bool() 1549a2e6b8aSLinJiawei val isXSTrap = Bool() 1552d366136SLinJiawei val noSpecExec = Bool() // wait forward 1562d366136SLinJiawei val blockBackward = Bool() // block backward 15745a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 158db34a189SLinJiawei val isRVF = Bool() 159c2a8ae00SYikeZhou val selImm = SelImm() 160b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 161a3edac52SYinan Xu val commitType = CommitType() 162579b9f28SLinJiawei val fpu = new FPUCtrlSignals 163aac4464eSYinan Xu val isMove = Bool() 164d4aca96cSlqre val singleStep = Bool() 165c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 166c88c3a2aSYinan Xu // then replay from this inst itself 167c88c3a2aSYinan Xu val replayInst = Bool() 168be25371aSYikeZhou 16988825c5cSYinan Xu private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 170c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 17188825c5cSYinan Xu 17288825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 17388825c5cSYinan Xu val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 17488825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 1754d24c305SYikeZhou commitType := DontCare 176be25371aSYikeZhou this 177be25371aSYikeZhou } 17888825c5cSYinan Xu 17988825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 18088825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 18188825c5cSYinan Xu this 18288825c5cSYinan Xu } 1835844fcf0SLinJiawei} 1845844fcf0SLinJiawei 1852225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 1865844fcf0SLinJiawei val cf = new CtrlFlow 1875844fcf0SLinJiawei val ctrl = new CtrlSignals 1885844fcf0SLinJiawei} 1895844fcf0SLinJiawei 1902225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 1918b8e745dSYikeZhou val eliminatedMove = Bool() 192ba4100caSYinan Xu // val fetchTime = UInt(64.W) 193ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 194ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 195ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 196ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 197ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 198ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 1997cef916fSYinan Xu // val commitTime = UInt(64.W) 20020edb3f7SWilliam Wang val runahead_checkpoint_id = UInt(64.W) 201ba4100caSYinan Xu} 202ba4100caSYinan Xu 20348d1472eSWilliam Wang// Separate LSQ 2042225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 205915c0dd4SYinan Xu val lqIdx = new LqPtr 2065c1ae31bSYinan Xu val sqIdx = new SqPtr 20724726fbfSWilliam Wang} 20824726fbfSWilliam Wang 209b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2102225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 21120e31bd1SYinan Xu val srcState = Vec(3, SrcState()) 21220e31bd1SYinan Xu val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 21320e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 21420e31bd1SYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 2159aca92b9SYinan Xu val robIdx = new RobPtr 216fe6452fcSYinan Xu val lqIdx = new LqPtr 217fe6452fcSYinan Xu val sqIdx = new SqPtr 218355fcd20SAllen val diffTestDebugLrScValid = Bool() 2198b8e745dSYikeZhou val eliminatedMove = Bool() 2207cef916fSYinan Xu val debugInfo = new PerfDebugInfo 22183596a03SYinan Xu def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = { 222a338f247SYinan Xu (index, rfType) match { 22320e31bd1SYinan Xu case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B) 22420e31bd1SYinan Xu case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B) 22520e31bd1SYinan Xu case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B) 22620e31bd1SYinan Xu case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B) 22720e31bd1SYinan Xu case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B) 228a338f247SYinan Xu case _ => false.B 229a338f247SYinan Xu } 230a338f247SYinan Xu } 2315c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 232c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2335c7674feSYinan Xu } 2345c7674feSYinan Xu def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U 2355c7674feSYinan Xu def doWriteFpRf: Bool = ctrl.fpWen 236c88c3a2aSYinan Xu def clearExceptions(): MicroOp = { 237c88c3a2aSYinan Xu cf.exceptionVec.map(_ := false.B) 238c88c3a2aSYinan Xu ctrl.replayInst := false.B 239c88c3a2aSYinan Xu ctrl.flushPipe := false.B 240c88c3a2aSYinan Xu this 241c88c3a2aSYinan Xu } 2425844fcf0SLinJiawei} 2435844fcf0SLinJiawei 244de169c67SWilliam Wangclass MicroOpRbExt(implicit p: Parameters) extends XSBundle { 245de169c67SWilliam Wang val uop = new MicroOp 246de169c67SWilliam Wang val flag = UInt(1.W) 247de169c67SWilliam Wang} 248de169c67SWilliam Wang 2492225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 2509aca92b9SYinan Xu val robIdx = new RobPtr 25136d7aed5SLinJiawei val ftqIdx = new FtqPtr 25236d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 253bfb958a3SYinan Xu val level = RedirectLevel() 254bfb958a3SYinan Xu val interrupt = Bool() 255c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 256bfb958a3SYinan Xu 257de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 258de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 259fe211d16SLinJiawei 26020edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 26120edb3f7SWilliam Wang 2622d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 263bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 2642d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 265a25b1bceSLinJiawei} 266a25b1bceSLinJiawei 2672225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 2685c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2695c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2705c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2715844fcf0SLinJiawei} 2725844fcf0SLinJiawei 2732b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 27460deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 27560deaca2SLinJiawei val isInt = Bool() 27660deaca2SLinJiawei val isFp = Bool() 27760deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 2785844fcf0SLinJiawei} 2795844fcf0SLinJiawei 2802225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 28172235fa4SWilliam Wang val isMMIO = Bool() 2828635f18fSwangkaifan val isPerfCnt = Bool() 2838b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 284e402d94eSWilliam Wang} 2855844fcf0SLinJiawei 2862225d46eSJiawei Linclass ExuInput(implicit p: Parameters) extends XSBundle { 2875844fcf0SLinJiawei val uop = new MicroOp 288dc597826SJiawei Lin val src = Vec(3, UInt(XLEN.W)) 2895844fcf0SLinJiawei} 2905844fcf0SLinJiawei 2912225d46eSJiawei Linclass ExuOutput(implicit p: Parameters) extends XSBundle { 2925844fcf0SLinJiawei val uop = new MicroOp 293dc597826SJiawei Lin val data = UInt(XLEN.W) 2947f1506e3SLinJiawei val fflags = UInt(5.W) 29597cfa7f8SLinJiawei val redirectValid = Bool() 29697cfa7f8SLinJiawei val redirect = new Redirect 297e402d94eSWilliam Wang val debug = new DebugBundle 2985844fcf0SLinJiawei} 2995844fcf0SLinJiawei 3002225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 30135bfeecbSYinan Xu val mtip = Input(Bool()) 30235bfeecbSYinan Xu val msip = Input(Bool()) 30335bfeecbSYinan Xu val meip = Input(Bool()) 304*b3d79b37SYinan Xu val seip = Input(Bool()) 305d4aca96cSlqre val debug = Input(Bool()) 3065844fcf0SLinJiawei} 3075844fcf0SLinJiawei 3082225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 30935bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3103fa7b737SYinan Xu val isInterrupt = Input(Bool()) 31135bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 31235bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 31335bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 31435bfeecbSYinan Xu val interrupt = Output(Bool()) 31535bfeecbSYinan Xu} 31635bfeecbSYinan Xu 3172225d46eSJiawei Linclass ExceptionInfo(implicit p: Parameters) extends XSBundle { 3183a474d38SYinan Xu val uop = new MicroOp 3193a474d38SYinan Xu val isInterrupt = Bool() 3203a474d38SYinan Xu} 3213a474d38SYinan Xu 3229aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle { 323fe6452fcSYinan Xu val ldest = UInt(5.W) 324fe6452fcSYinan Xu val rfWen = Bool() 325fe6452fcSYinan Xu val fpWen = Bool() 326a1fd7de4SLinJiawei val wflags = Bool() 327fe6452fcSYinan Xu val commitType = CommitType() 3288b8e745dSYikeZhou val eliminatedMove = Bool() 329fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 330fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 331884dbb3bSLinJiawei val ftqIdx = new FtqPtr 332884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 3335844fcf0SLinJiawei 3349ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3359ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 336fe6452fcSYinan Xu} 3375844fcf0SLinJiawei 3389aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 33921e7a6c5SYinan Xu val isWalk = Output(Bool()) 34021e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 3419aca92b9SYinan Xu val info = Vec(CommitWidth, Output(new RobCommitInfo)) 34221e7a6c5SYinan Xu 34321e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 344fe211d16SLinJiawei 34521e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 3465844fcf0SLinJiawei} 3475844fcf0SLinJiawei 3481b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 34964e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 350037a131fSWilliam Wang val hit = Bool() 35162f57a35SLemover val flushState = Bool() 3521b7adedcSWilliam Wang val sourceType = RSFeedbackType() 353c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 354037a131fSWilliam Wang} 355037a131fSWilliam Wang 356d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 357d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 358d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 359d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 360d87b76aaSWilliam Wang val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 361d87b76aaSWilliam Wang val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 362d87b76aaSWilliam Wang val isFirstIssue = Input(Bool()) 363d87b76aaSWilliam Wang} 364d87b76aaSWilliam Wang 365f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 3665844fcf0SLinJiawei // to backend end 3675844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 368f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 3695844fcf0SLinJiawei // from backend 370f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 3711e3fad10SLinJiawei} 372fcff7e94SZhangZifei 37345f497a4Shappy-lxclass SatpStruct extends Bundle { 37445f497a4Shappy-lx val mode = UInt(4.W) 37545f497a4Shappy-lx val asid = UInt(16.W) 37645f497a4Shappy-lx val ppn = UInt(44.W) 37745f497a4Shappy-lx} 37845f497a4Shappy-lx 3792225d46eSJiawei Linclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 380fcff7e94SZhangZifei val satp = new Bundle { 38145f497a4Shappy-lx val changed = Bool() 382fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 383fcff7e94SZhangZifei val asid = UInt(16.W) 384fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 38545f497a4Shappy-lx 38645f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 38745f497a4Shappy-lx require(satp_value.getWidth == XLEN) 38845f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 38945f497a4Shappy-lx mode := sa.mode 39045f497a4Shappy-lx asid := sa.asid 39145f497a4Shappy-lx ppn := sa.ppn 39245f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 39345f497a4Shappy-lx } 394fcff7e94SZhangZifei } 395fcff7e94SZhangZifei val priv = new Bundle { 396fcff7e94SZhangZifei val mxr = Bool() 397fcff7e94SZhangZifei val sum = Bool() 398fcff7e94SZhangZifei val imode = UInt(2.W) 399fcff7e94SZhangZifei val dmode = UInt(2.W) 400fcff7e94SZhangZifei } 4018fc4e859SZhangZifei 4028fc4e859SZhangZifei override def toPrintable: Printable = { 4038fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 4048fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4058fc4e859SZhangZifei } 406fcff7e94SZhangZifei} 407fcff7e94SZhangZifei 4082225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 409fcff7e94SZhangZifei val valid = Bool() 410fcff7e94SZhangZifei val bits = new Bundle { 411fcff7e94SZhangZifei val rs1 = Bool() 412fcff7e94SZhangZifei val rs2 = Bool() 413fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 41445f497a4Shappy-lx val asid = UInt(AsidLength.W) 415fcff7e94SZhangZifei } 4168fc4e859SZhangZifei 4178fc4e859SZhangZifei override def toPrintable: Printable = { 4188fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 4198fc4e859SZhangZifei } 420fcff7e94SZhangZifei} 421a165bd69Swangkaifan 422de169c67SWilliam Wang// Bundle for load violation predictor updating 423de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 4242b8b2e7aSWilliam Wang val valid = Bool() 425de169c67SWilliam Wang 426de169c67SWilliam Wang // wait table update 427de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 4282b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 429de169c67SWilliam Wang 430de169c67SWilliam Wang // store set update 431de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 432de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 433de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 4342b8b2e7aSWilliam Wang} 4352b8b2e7aSWilliam Wang 4362225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 4372b8b2e7aSWilliam Wang // Prefetcher 4382b8b2e7aSWilliam Wang val l1plus_pf_enable = Output(Bool()) 4392b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 440f3f22d72SYinan Xu // Labeled XiangShan 4412b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 442f3f22d72SYinan Xu // Load violation predictor 4432b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 4442b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 445c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 446c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 447c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 448f3f22d72SYinan Xu // Branch predictor 4492b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 450f3f22d72SYinan Xu // Memory Block 451f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 45267682d05SWilliam Wang val ldld_vio_check = Output(Bool()) 453aac4464eSYinan Xu // Rename 454aac4464eSYinan Xu val move_elim_enable = Output(Bool()) 455af2f7849Shappy-lx // Decode 456af2f7849Shappy-lx val svinval_enable = Output(Bool()) 457af2f7849Shappy-lx 458b6982e83SLemover // distribute csr write signal 459b6982e83SLemover val distribute_csr = new DistributedCSRIO() 460b6982e83SLemover} 461b6982e83SLemover 462b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 463e19f7967SWilliam Wang // CSR has been writen by csr inst, copies of csr should be updated 464b6982e83SLemover val w = ValidIO(new Bundle { 465b6982e83SLemover val addr = Output(UInt(12.W)) 466b6982e83SLemover val data = Output(UInt(XLEN.W)) 467b6982e83SLemover }) 4682b8b2e7aSWilliam Wang} 469e19f7967SWilliam Wang 470e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 471e19f7967SWilliam Wang // Request csr to be updated 472e19f7967SWilliam Wang // 473e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 474e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 475e19f7967SWilliam Wang // 476e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 477e19f7967SWilliam Wang val w = ValidIO(new Bundle { 478e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 479e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 480e19f7967SWilliam Wang }) 481e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 482e19f7967SWilliam Wang when(valid){ 483e19f7967SWilliam Wang w.bits.addr := addr 484e19f7967SWilliam Wang w.bits.data := data 485e19f7967SWilliam Wang } 486e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 487e19f7967SWilliam Wang } 488e19f7967SWilliam Wang}