11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5e402d94eSWilliam Wangimport bus.simplebus._ 60851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 71e3fad10SLinJiawei 85844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 91e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 101e3fad10SLinJiawei val instrs = Vec(FetchWidth, UInt(32.W)) 11e4698824Szoujr val mask = UInt((FetchWidth*2).W) 121e3fad10SLinJiawei val pc = UInt(VAddrBits.W) // the pc of first inst in the fetch group 131e3fad10SLinJiawei} 141e3fad10SLinJiawei 155844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 165844fcf0SLinJiaweiclass CtrlFlow extends XSBundle { 175844fcf0SLinJiawei val instr = UInt(32.W) 185844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 195844fcf0SLinJiawei val exceptionVec = Vec(16, Bool()) 205844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 219a2e6b8aSLinJiawei val isRVC = Bool() 229a2e6b8aSLinJiawei val isBr = Bool() 235844fcf0SLinJiawei} 245844fcf0SLinJiawei 255844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 265844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 279a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 289a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 299a2e6b8aSLinJiawei val ldest = UInt(5.W) 309a2e6b8aSLinJiawei val fuType = FuType() 319a2e6b8aSLinJiawei val fuOpType = FuOpType() 329a2e6b8aSLinJiawei val rfWen = Bool() 339a2e6b8aSLinJiawei val fpWen = Bool() 349a2e6b8aSLinJiawei val isXSTrap = Bool() 359a2e6b8aSLinJiawei val noSpecExec = Bool() // This inst can not be speculated 369a2e6b8aSLinJiawei val isBlocked = Bool() // This inst requires pipeline to be blocked 37db34a189SLinJiawei val isRVF = Bool() 38db34a189SLinJiawei val imm = UInt(XLEN.W) 395844fcf0SLinJiawei} 405844fcf0SLinJiawei 415844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 425844fcf0SLinJiawei val cf = new CtrlFlow 435844fcf0SLinJiawei val ctrl = new CtrlSignals 449a2e6b8aSLinJiawei val brMask = UInt(BrqSize.W) 459a2e6b8aSLinJiawei val brTag = UInt(BrTagWidth.W) 465844fcf0SLinJiawei} 475844fcf0SLinJiawei 485844fcf0SLinJiawei// CfCtrl -> MicroOp at Rename Stage 495844fcf0SLinJiaweiclass MicroOp extends CfCtrl { 505844fcf0SLinJiawei 519a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 529a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 530851457fSLinJiawei val freelistAllocPtr = new FreeListPtr 545844fcf0SLinJiawei val roqIdx = UInt(RoqIdxWidth.W) 555844fcf0SLinJiawei} 565844fcf0SLinJiawei 571e3fad10SLinJiaweiclass Redirect extends XSBundle { 581e3fad10SLinJiawei val target = UInt(VAddrBits.W) 595844fcf0SLinJiawei val brTag = UInt(BrTagWidth.W) 6037fcf7fbSLinJiawei val isException = Bool() 61*ab7d3e5fSWilliam Wang val roqIdx = UInt(RoqIdxWidth.W) 620851457fSLinJiawei val freelistAllocPtr = new FreeListPtr 635844fcf0SLinJiawei} 645844fcf0SLinJiawei 655844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 665844fcf0SLinJiawei val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp)) 675844fcf0SLinJiawei val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp)) 685844fcf0SLinJiawei val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp)) 695844fcf0SLinJiawei} 705844fcf0SLinJiawei 71e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 7272235fa4SWilliam Wang val isMMIO = Bool() 73e402d94eSWilliam Wang} 745844fcf0SLinJiawei 755844fcf0SLinJiaweiclass ExuInput extends XSBundle { 765844fcf0SLinJiawei val uop = new MicroOp 775844fcf0SLinJiawei val src1, src2, src3 = UInt(XLEN.W) 785844fcf0SLinJiawei} 795844fcf0SLinJiawei 805844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 815844fcf0SLinJiawei val uop = new MicroOp 825844fcf0SLinJiawei val data = UInt(XLEN.W) 8397cfa7f8SLinJiawei val redirectValid = Bool() 8497cfa7f8SLinJiawei val redirect = new Redirect 85e402d94eSWilliam Wang val debug = new DebugBundle 865844fcf0SLinJiawei} 875844fcf0SLinJiawei 885844fcf0SLinJiaweiclass ExuIO extends XSBundle { 895844fcf0SLinJiawei val in = Flipped(DecoupledIO(new ExuInput)) 90c3174e61SZhangZifei val redirect = Flipped(ValidIO(new Redirect)) 915844fcf0SLinJiawei val out = DecoupledIO(new ExuOutput) 92e402d94eSWilliam Wang 93e402d94eSWilliam Wang // for Lsu 94e402d94eSWilliam Wang val dmem = new SimpleBusUC 954e1a70f6SWilliam Wang val scommit = Input(UInt(3.W)) 965844fcf0SLinJiawei} 975844fcf0SLinJiawei 985844fcf0SLinJiaweiclass RoqCommit extends XSBundle { 995844fcf0SLinJiawei val uop = new MicroOp 100296e7422SLinJiawei val isWalk = Bool() 1015844fcf0SLinJiawei} 1025844fcf0SLinJiawei 1035844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 1045844fcf0SLinJiawei // to backend end 1055844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 1065844fcf0SLinJiawei // from backend 1075844fcf0SLinJiawei val redirect = Flipped(ValidIO(new Redirect)) 1085844fcf0SLinJiawei val commits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit))) // update branch pred 1091e3fad10SLinJiawei} 110