xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision a58f4119c14e7c19ff043751109ab71e80a9683b)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm
642707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr
7b0ae3ac4SLinJiaweiimport xiangshan.backend.decode.{ImmUnion, XDecode}
85c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
966b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
10f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
11f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter
12*a58f4119SLingrui98import xiangshan.frontend.HasSCParameter
13ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst
14f634c609SLingrui98import xiangshan.frontend.GlobalHistory
157447ee13SLingrui98import xiangshan.frontend.RASEntry
16ceaf5e1fSLingrui98import utils._
17b0ae3ac4SLinJiawei
182fbdb79bSLingrui98import scala.math.max
19d471c5aeSLingrui98import Chisel.experimental.chiselName
20884dbb3bSLinJiaweiimport xiangshan.backend.ftq.FtqPtr
211e3fad10SLinJiawei
225844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
231e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
2428958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
2528958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
264ec80874Szoujr  val pdmask = UInt(PredictWidth.W)
2742696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
2842696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
29a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
305a67e465Szhanglinjuan  val ipf = Bool()
317e6acce3Sjinyue110  val acf = Bool()
325a67e465Szhanglinjuan  val crossPageIPFFix = Bool()
33744c623cSLingrui98  val pred_taken = UInt(PredictWidth.W)
34744c623cSLingrui98  val ftqPtr = new FtqPtr
351e3fad10SLinJiawei}
361e3fad10SLinJiawei
37627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
383803411bSzhanglinjuan  val valid = Bool()
3935fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
40fe211d16SLinJiawei
41627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
423803411bSzhanglinjuan}
433803411bSzhanglinjuan
44627c0a19Szhanglinjuanobject ValidUndirectioned {
45627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
46627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
473803411bSzhanglinjuan  }
483803411bSzhanglinjuan}
493803411bSzhanglinjuan
50*a58f4119SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasSCParameter {
512fbdb79bSLingrui98  def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map { case (_, cb, _) => (1 << cb) - 1 }.reduce(_ + _)
52fe211d16SLinJiawei
532fbdb79bSLingrui98  def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map { case (_, cb, _) => 1 << cb }.reduce(_ + _))
54fe211d16SLinJiawei
552fbdb79bSLingrui98  def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal + 1)) + 1
56fe211d16SLinJiawei
572fbdb79bSLingrui98  val tageTaken = if (useSC) Bool() else UInt(0.W)
582fbdb79bSLingrui98  val scUsed = if (useSC) Bool() else UInt(0.W)
592fbdb79bSLingrui98  val scPred = if (useSC) Bool() else UInt(0.W)
602fbdb79bSLingrui98  // Suppose ctrbits of all tables are identical
612fbdb79bSLingrui98  val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W))
626b98bdcbSLingrui98  val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W)
632fbdb79bSLingrui98}
642fbdb79bSLingrui98
65f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter {
66627c0a19Szhanglinjuan  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
671e7d14a8Szhanglinjuan  val altDiffers = Bool()
681e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
691e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
70627c0a19Szhanglinjuan  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
716b98bdcbSLingrui98  val taken = Bool()
722fbdb79bSLingrui98  val scMeta = new SCMeta(EnableSC)
731e7d14a8Szhanglinjuan}
741e7d14a8Szhanglinjuan
75d471c5aeSLingrui98@chiselName
76ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst {
77ceaf5e1fSLingrui98  // val redirect = Bool()
78ceaf5e1fSLingrui98  val takens = UInt(PredictWidth.W)
79ceaf5e1fSLingrui98  // val jmpIdx = UInt(log2Up(PredictWidth).W)
80ceaf5e1fSLingrui98  val brMask = UInt(PredictWidth.W)
81ceaf5e1fSLingrui98  val jalMask = UInt(PredictWidth.W)
82ceaf5e1fSLingrui98  val targets = Vec(PredictWidth, UInt(VAddrBits.W))
83ceaf5e1fSLingrui98
84576af497SLingrui98  // half RVI could only start at the end of a packet
85576af497SLingrui98  val hasHalfRVI = Bool()
86ceaf5e1fSLingrui98
87d42f3562SLingrui98  def brNotTakens = (~takens & brMask)
88ceaf5e1fSLingrui98
89ceaf5e1fSLingrui98  def sawNotTakenBr = VecInit((0 until PredictWidth).map(i =>
9044ff7871SLingrui98    (if (i == 0) false.B else ParallelORR(brNotTakens(i - 1, 0)))))
91fe211d16SLinJiawei
92818ec9f9SLingrui98  // if not taken before the half RVI inst
93576af497SLingrui98  def saveHalfRVI = hasHalfRVI && !(ParallelORR(takens(PredictWidth - 2, 0)))
94fe211d16SLinJiawei
95ceaf5e1fSLingrui98  // could get PredictWidth-1 when only the first bank is valid
96d42f3562SLingrui98  def jmpIdx = ParallelPriorityEncoder(takens)
97fe211d16SLinJiawei
98ceaf5e1fSLingrui98  // only used when taken
99c0c378b3SLingrui98  def target = {
100c0c378b3SLingrui98    val generator = new PriorityMuxGenerator[UInt]
101d42f3562SLingrui98    generator.register(takens.asBools, targets, List.fill(PredictWidth)(None))
102c0c378b3SLingrui98    generator()
103c0c378b3SLingrui98  }
104fe211d16SLinJiawei
105d42f3562SLingrui98  def taken = ParallelORR(takens)
106fe211d16SLinJiawei
107d42f3562SLingrui98  def takenOnBr = taken && ParallelPriorityMux(takens, brMask.asBools)
108fe211d16SLinJiawei
109d42f3562SLingrui98  def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(takens, sawNotTakenBr), ParallelORR(brNotTakens))
11066b0d0c3Szhanglinjuan}
11166b0d0c3Szhanglinjuan
11251b2a476Szoujrclass PredictorAnswer extends XSBundle {
113097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
114097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
115097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
11651b2a476Szoujr}
11751b2a476Szoujr
11843ad9482SLingrui98class BpuMeta extends XSBundle with HasBPUParameter {
11953bf6077SLingrui98  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
120e3aeae54SLingrui98  val ubtbHits = Bool()
12153bf6077SLingrui98  val btbWriteWay = UInt(log2Up(BtbWays).W)
122e3aeae54SLingrui98  val bimCtr = UInt(2.W)
123f226232fSzhanglinjuan  val tageMeta = new TageMeta
124f634c609SLingrui98  // for global history
125f226232fSzhanglinjuan
1263a48285bSGouLingrui  val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1273a48285bSGouLingrui  val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1283a48285bSGouLingrui  val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
129ec776fa0SLingrui98
1307d793c5aSzoujr  val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor}
1317d793c5aSzoujr
13251b2a476Szoujr  val ubtbAns = new PredictorAnswer
13351b2a476Szoujr  val btbAns = new PredictorAnswer
13451b2a476Szoujr  val tageAns = new PredictorAnswer
13551b2a476Szoujr  val rasAns = new PredictorAnswer
13651b2a476Szoujr  val loopAns = new PredictorAnswer
13751b2a476Szoujr
138f634c609SLingrui98  // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
139f634c609SLingrui98  //   this.histPtr := histPtr
140f634c609SLingrui98  //   this.tageMeta := tageMeta
141f634c609SLingrui98  //   this.rasSp := rasSp
142f634c609SLingrui98  //   this.rasTopCtr := rasTopCtr
143f634c609SLingrui98  //   this.asUInt
144f634c609SLingrui98  // }
145f226232fSzhanglinjuan  def size = 0.U.asTypeOf(this).getWidth
146fe211d16SLinJiawei
147f226232fSzhanglinjuan  def fromUInt(x: UInt) = x.asTypeOf(this)
14866b0d0c3Szhanglinjuan}
14966b0d0c3Szhanglinjuan
15004fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst {
151ceaf5e1fSLingrui98  val hasLastHalfRVI = Bool()
1526215f044SLingrui98  val mask = UInt(PredictWidth.W)
153576af497SLingrui98  val lastHalf = Bool()
1546215f044SLingrui98  val pd = Vec(PredictWidth, (new PreDecodeInfo))
1556fb61704Szhanglinjuan}
1566fb61704Szhanglinjuan
1577d793c5aSzoujrclass CfiUpdateInfo extends XSBundle with HasBPUParameter {
158f226232fSzhanglinjuan  // from backend
15969cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
160f226232fSzhanglinjuan  // frontend -> backend -> frontend
161f226232fSzhanglinjuan  val pd = new PreDecodeInfo
1628a5e9243SLinJiawei  val rasSp = UInt(log2Up(RasSize).W)
1632e947747SLinJiawei  val rasEntry = new RASEntry
1648a5e9243SLinJiawei  val hist = new GlobalHistory
1658a5e9243SLinJiawei  val predHist = new GlobalHistory
1662e947747SLinJiawei  val specCnt = UInt(10.W)
167fe3a74fcSYinan Xu  // need pipeline update
1682e947747SLinJiawei  val sawNotTakenBranch = Bool()
1692e947747SLinJiawei  val predTaken = Bool()
170b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
1719a2e6b8aSLinJiawei  val taken = Bool()
172b2e6921eSLinJiawei  val isMisPred = Bool()
173b2e6921eSLinJiawei}
174b2e6921eSLinJiawei
1755844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
1765844fcf0SLinJiaweiclass CtrlFlow extends XSBundle {
1775844fcf0SLinJiawei  val instr = UInt(32.W)
1785844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
179baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
1805844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
181faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
182cde9280dSLinJiawei  val pred_taken = Bool()
183c84054caSLinJiawei  val crossPageIPFFix = Bool()
184884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
185884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1865844fcf0SLinJiawei}
1875844fcf0SLinJiawei
1888a5e9243SLinJiaweiclass FtqEntry extends XSBundle {
189ec778fd0SLingrui98  // fetch pc, pc of each inst could be generated by concatenation
190faf3cfa9SLinJiawei  val ftqPC = UInt((VAddrBits.W))
191ec778fd0SLingrui98
192fe1ab9c6SLingrui98  val hasLastPrev = Bool()
193ec778fd0SLingrui98  // prediction metas
194ec778fd0SLingrui98  val hist = new GlobalHistory
195ec778fd0SLingrui98  val predHist = new GlobalHistory
196ec778fd0SLingrui98  val rasSp = UInt(log2Ceil(RasSize).W)
197ec778fd0SLingrui98  val rasTop = new RASEntry()
198744c623cSLingrui98  val specCnt = Vec(PredictWidth, UInt(10.W))
199ec778fd0SLingrui98  val metas = Vec(PredictWidth, new BpuMeta)
200ec778fd0SLingrui98
201b97160feSLinJiawei  val cfiIsCall, cfiIsRet, cfiIsRVC = Bool()
202744c623cSLingrui98  val rvc_mask = Vec(PredictWidth, Bool())
203b97160feSLinJiawei  val br_mask = Vec(PredictWidth, Bool())
204b97160feSLinJiawei  val cfiIndex = ValidUndirectioned(UInt(log2Up(PredictWidth).W))
205b97160feSLinJiawei  val valids = Vec(PredictWidth, Bool())
206ec778fd0SLingrui98
207c778d2afSLinJiawei  // backend update
208c778d2afSLinJiawei  val mispred = Vec(PredictWidth, Bool())
209148ba860SLinJiawei  val target = UInt(VAddrBits.W)
210744c623cSLingrui98
211744c623cSLingrui98  def takens = VecInit((0 until PredictWidth).map(i => cfiIndex.valid && cfiIndex.bits === i.U))
212fe211d16SLinJiawei
213fe211d16SLinJiawei  override def toPrintable: Printable = {
21448dc7634SLinJiawei    p"ftqPC: ${Hexadecimal(ftqPC)} hasLastPrec:$hasLastPrev " +
21548dc7634SLinJiawei      p"rasSp:$rasSp specCnt:$specCnt brmask:${Binary(Cat(br_mask))} rvcmask:${Binary(Cat(rvc_mask))} " +
21648dc7634SLinJiawei      p"valids:${Binary(valids.asUInt())} cfi valid: ${cfiIndex.valid} " +
217fe211d16SLinJiawei      p"cfi index: ${cfiIndex.bits} isCall:$cfiIsCall isRet:$cfiIsRet isRvc:$cfiIsRVC " +
21848dc7634SLinJiawei      p"mispred:${Binary(Cat(mispred))} target:${Hexadecimal(target)}\n"
219ec778fd0SLingrui98  }
220ec778fd0SLingrui98
2215844fcf0SLinJiawei}
2225844fcf0SLinJiawei
223579b9f28SLinJiawei
224579b9f28SLinJiaweiclass FPUCtrlSignals extends XSBundle {
2252ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
2262ce29ed6SLinJiawei  val typeTagIn = UInt(2.W)
2272ce29ed6SLinJiawei  val typeTagOut = UInt(2.W)
2282ce29ed6SLinJiawei  val fromInt = Bool()
2292ce29ed6SLinJiawei  val wflags = Bool()
2302ce29ed6SLinJiawei  val fpWen = Bool()
2312ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
2322ce29ed6SLinJiawei  val div = Bool()
2332ce29ed6SLinJiawei  val sqrt = Bool()
2342ce29ed6SLinJiawei  val fcvt = Bool()
2352ce29ed6SLinJiawei  val typ = UInt(2.W)
2362ce29ed6SLinJiawei  val fmt = UInt(2.W)
2372ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
238579b9f28SLinJiawei}
239579b9f28SLinJiawei
2405844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
2415844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
2429a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
2439a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
2449a2e6b8aSLinJiawei  val ldest = UInt(5.W)
2459a2e6b8aSLinJiawei  val fuType = FuType()
2469a2e6b8aSLinJiawei  val fuOpType = FuOpType()
2479a2e6b8aSLinJiawei  val rfWen = Bool()
2489a2e6b8aSLinJiawei  val fpWen = Bool()
2499a2e6b8aSLinJiawei  val isXSTrap = Bool()
2502d366136SLinJiawei  val noSpecExec = Bool() // wait forward
2512d366136SLinJiawei  val blockBackward = Bool() // block backward
25245a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
253db34a189SLinJiawei  val isRVF = Bool()
254c2a8ae00SYikeZhou  val selImm = SelImm()
255b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
256a3edac52SYinan Xu  val commitType = CommitType()
257579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
258be25371aSYikeZhou
259be25371aSYikeZhou  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = {
260be25371aSYikeZhou    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
261be25371aSYikeZhou    val signals =
2624d24c305SYikeZhou      Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen,
263c2a8ae00SYikeZhou        isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
264be25371aSYikeZhou    signals zip decoder map { case (s, d) => s := d }
2654d24c305SYikeZhou    commitType := DontCare
266be25371aSYikeZhou    this
267be25371aSYikeZhou  }
2685844fcf0SLinJiawei}
2695844fcf0SLinJiawei
2705844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
2715844fcf0SLinJiawei  val cf = new CtrlFlow
2725844fcf0SLinJiawei  val ctrl = new CtrlSignals
2735844fcf0SLinJiawei}
2745844fcf0SLinJiawei
275ba4100caSYinan Xuclass PerfDebugInfo extends XSBundle {
276ba4100caSYinan Xu  // val fetchTime = UInt(64.W)
277ba4100caSYinan Xu  val renameTime = UInt(64.W)
2787cef916fSYinan Xu  val dispatchTime = UInt(64.W)
279ba4100caSYinan Xu  val issueTime = UInt(64.W)
280ba4100caSYinan Xu  val writebackTime = UInt(64.W)
2817cef916fSYinan Xu  // val commitTime = UInt(64.W)
282ba4100caSYinan Xu}
283ba4100caSYinan Xu
28448d1472eSWilliam Wang// Separate LSQ
285fe6452fcSYinan Xuclass LSIdx extends XSBundle {
286915c0dd4SYinan Xu  val lqIdx = new LqPtr
2875c1ae31bSYinan Xu  val sqIdx = new SqPtr
28824726fbfSWilliam Wang}
28924726fbfSWilliam Wang
290b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
291fe6452fcSYinan Xuclass MicroOp extends CfCtrl {
2929a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
2939a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
29442707b3bSYinan Xu  val roqIdx = new RoqPtr
295fe6452fcSYinan Xu  val lqIdx = new LqPtr
296fe6452fcSYinan Xu  val sqIdx = new SqPtr
297355fcd20SAllen  val diffTestDebugLrScValid = Bool()
2987cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
2995844fcf0SLinJiawei}
3005844fcf0SLinJiawei
3014d8e0a7fSYinan Xuclass Redirect extends XSBundle {
30242707b3bSYinan Xu  val roqIdx = new RoqPtr
30336d7aed5SLinJiawei  val ftqIdx = new FtqPtr
30436d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
305bfb958a3SYinan Xu  val level = RedirectLevel()
306bfb958a3SYinan Xu  val interrupt = Bool()
307c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
308bfb958a3SYinan Xu
309fe211d16SLinJiawei
3102d7c7105SYinan Xu  // def isUnconditional() = RedirectLevel.isUnconditional(level)
311bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
3122d7c7105SYinan Xu  // def isException() = RedirectLevel.isException(level)
313a25b1bceSLinJiawei}
314a25b1bceSLinJiawei
3155844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
3165c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
3175c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
3185c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
3195844fcf0SLinJiawei}
3205844fcf0SLinJiawei
32160deaca2SLinJiaweiclass ReplayPregReq extends XSBundle {
32260deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
32360deaca2SLinJiawei  val isInt = Bool()
32460deaca2SLinJiawei  val isFp = Bool()
32560deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
3265844fcf0SLinJiawei}
3275844fcf0SLinJiawei
328e402d94eSWilliam Wangclass DebugBundle extends XSBundle {
32972235fa4SWilliam Wang  val isMMIO = Bool()
3308635f18fSwangkaifan  val isPerfCnt = Bool()
331e402d94eSWilliam Wang}
3325844fcf0SLinJiawei
3335844fcf0SLinJiaweiclass ExuInput extends XSBundle {
3345844fcf0SLinJiawei  val uop = new MicroOp
3359684eb4fSLinJiawei  val src1, src2, src3 = UInt((XLEN + 1).W)
3365844fcf0SLinJiawei}
3375844fcf0SLinJiawei
3385844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
3395844fcf0SLinJiawei  val uop = new MicroOp
3409684eb4fSLinJiawei  val data = UInt((XLEN + 1).W)
3417f1506e3SLinJiawei  val fflags = UInt(5.W)
34297cfa7f8SLinJiawei  val redirectValid = Bool()
34397cfa7f8SLinJiawei  val redirect = new Redirect
344e402d94eSWilliam Wang  val debug = new DebugBundle
3455844fcf0SLinJiawei}
3465844fcf0SLinJiawei
34735bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle {
34835bfeecbSYinan Xu  val mtip = Input(Bool())
34935bfeecbSYinan Xu  val msip = Input(Bool())
35035bfeecbSYinan Xu  val meip = Input(Bool())
3515844fcf0SLinJiawei}
3525844fcf0SLinJiawei
35335bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle {
35435bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
3553fa7b737SYinan Xu  val isInterrupt = Input(Bool())
35635bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
35735bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
35835bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
35935bfeecbSYinan Xu  val interrupt = Output(Bool())
36035bfeecbSYinan Xu}
36135bfeecbSYinan Xu
362fe6452fcSYinan Xuclass RoqCommitInfo extends XSBundle {
363fe6452fcSYinan Xu  val ldest = UInt(5.W)
364fe6452fcSYinan Xu  val rfWen = Bool()
365fe6452fcSYinan Xu  val fpWen = Bool()
366a1fd7de4SLinJiawei  val wflags = Bool()
367fe6452fcSYinan Xu  val commitType = CommitType()
368fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
369fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
370884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
371884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
3725844fcf0SLinJiawei
3739ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3749ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
375fe6452fcSYinan Xu}
3765844fcf0SLinJiawei
37721e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle {
37821e7a6c5SYinan Xu  val isWalk = Output(Bool())
37921e7a6c5SYinan Xu  val valid = Vec(CommitWidth, Output(Bool()))
380fe6452fcSYinan Xu  val info = Vec(CommitWidth, Output(new RoqCommitInfo))
38121e7a6c5SYinan Xu
38221e7a6c5SYinan Xu  def hasWalkInstr = isWalk && valid.asUInt.orR
383fe211d16SLinJiawei
38421e7a6c5SYinan Xu  def hasCommitInstr = !isWalk && valid.asUInt.orR
3855844fcf0SLinJiawei}
3865844fcf0SLinJiawei
38742707b3bSYinan Xuclass TlbFeedback extends XSBundle {
38842707b3bSYinan Xu  val roqIdx = new RoqPtr
389037a131fSWilliam Wang  val hit = Bool()
390037a131fSWilliam Wang}
391037a131fSWilliam Wang
392e70e66e8SZhangZifeiclass RSFeedback extends TlbFeedback
393e70e66e8SZhangZifei
3945844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
3955844fcf0SLinJiawei  // to backend end
3965844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
3978a5e9243SLinJiawei  val fetchInfo = DecoupledIO(new FtqEntry)
3985844fcf0SLinJiawei  // from backend
399c778d2afSLinJiawei  val redirect_cfiUpdate = Flipped(ValidIO(new Redirect))
400c778d2afSLinJiawei  val commit_cfiUpdate = Flipped(ValidIO(new FtqEntry))
401fc4776e4SLinJiawei  val ftqEnqPtr = Input(new FtqPtr)
402fc4776e4SLinJiawei  val ftqLeftOne = Input(Bool())
4031e3fad10SLinJiawei}
404fcff7e94SZhangZifei
405fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle {
406fcff7e94SZhangZifei  val satp = new Bundle {
407fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
408fcff7e94SZhangZifei    val asid = UInt(16.W)
409fcff7e94SZhangZifei    val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
410fcff7e94SZhangZifei  }
411fcff7e94SZhangZifei  val priv = new Bundle {
412fcff7e94SZhangZifei    val mxr = Bool()
413fcff7e94SZhangZifei    val sum = Bool()
414fcff7e94SZhangZifei    val imode = UInt(2.W)
415fcff7e94SZhangZifei    val dmode = UInt(2.W)
416fcff7e94SZhangZifei  }
4178fc4e859SZhangZifei
4188fc4e859SZhangZifei  override def toPrintable: Printable = {
4198fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
4208fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
4218fc4e859SZhangZifei  }
422fcff7e94SZhangZifei}
423fcff7e94SZhangZifei
424fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle {
425fcff7e94SZhangZifei  val valid = Bool()
426fcff7e94SZhangZifei  val bits = new Bundle {
427fcff7e94SZhangZifei    val rs1 = Bool()
428fcff7e94SZhangZifei    val rs2 = Bool()
429fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
430fcff7e94SZhangZifei  }
4318fc4e859SZhangZifei
4328fc4e859SZhangZifei  override def toPrintable: Printable = {
4338fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
4348fc4e859SZhangZifei  }
435fcff7e94SZhangZifei}
436a165bd69Swangkaifan
437a165bd69Swangkaifanclass DifftestBundle extends XSBundle {
438a165bd69Swangkaifan  val fromSbuffer = new Bundle() {
439a165bd69Swangkaifan    val sbufferResp = Output(Bool())
440a165bd69Swangkaifan    val sbufferAddr = Output(UInt(64.W))
441a165bd69Swangkaifan    val sbufferData = Output(Vec(64, UInt(8.W)))
442a165bd69Swangkaifan    val sbufferMask = Output(UInt(64.W))
443a165bd69Swangkaifan  }
444a165bd69Swangkaifan  val fromSQ = new Bundle() {
445a165bd69Swangkaifan    val storeCommit = Output(UInt(2.W))
446a165bd69Swangkaifan    val storeAddr   = Output(Vec(2, UInt(64.W)))
447a165bd69Swangkaifan    val storeData   = Output(Vec(2, UInt(64.W)))
448a165bd69Swangkaifan    val storeMask   = Output(Vec(2, UInt(8.W)))
449a165bd69Swangkaifan  }
450a165bd69Swangkaifan  val fromXSCore = new Bundle() {
451a165bd69Swangkaifan    val r = Output(Vec(64, UInt(XLEN.W)))
452a165bd69Swangkaifan  }
453a165bd69Swangkaifan  val fromCSR = new Bundle() {
454a165bd69Swangkaifan    val intrNO = Output(UInt(64.W))
455a165bd69Swangkaifan    val cause = Output(UInt(64.W))
456a165bd69Swangkaifan    val priviledgeMode = Output(UInt(2.W))
457a165bd69Swangkaifan    val mstatus = Output(UInt(64.W))
458a165bd69Swangkaifan    val sstatus = Output(UInt(64.W))
459a165bd69Swangkaifan    val mepc = Output(UInt(64.W))
460a165bd69Swangkaifan    val sepc = Output(UInt(64.W))
461a165bd69Swangkaifan    val mtval = Output(UInt(64.W))
462a165bd69Swangkaifan    val stval = Output(UInt(64.W))
463a165bd69Swangkaifan    val mtvec = Output(UInt(64.W))
464a165bd69Swangkaifan    val stvec = Output(UInt(64.W))
465a165bd69Swangkaifan    val mcause = Output(UInt(64.W))
466a165bd69Swangkaifan    val scause = Output(UInt(64.W))
467a165bd69Swangkaifan    val satp = Output(UInt(64.W))
468a165bd69Swangkaifan    val mip = Output(UInt(64.W))
469a165bd69Swangkaifan    val mie = Output(UInt(64.W))
470a165bd69Swangkaifan    val mscratch = Output(UInt(64.W))
471a165bd69Swangkaifan    val sscratch = Output(UInt(64.W))
472a165bd69Swangkaifan    val mideleg = Output(UInt(64.W))
473a165bd69Swangkaifan    val medeleg = Output(UInt(64.W))
474a165bd69Swangkaifan  }
475a165bd69Swangkaifan  val fromRoq = new Bundle() {
476a165bd69Swangkaifan    val commit = Output(UInt(32.W))
477a165bd69Swangkaifan    val thisPC = Output(UInt(XLEN.W))
478a165bd69Swangkaifan    val thisINST = Output(UInt(32.W))
479a165bd69Swangkaifan    val skip = Output(UInt(32.W))
480a165bd69Swangkaifan    val wen = Output(UInt(32.W))
481a165bd69Swangkaifan    val wdata = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6
482a165bd69Swangkaifan    val wdst = Output(Vec(CommitWidth, UInt(32.W))) // set difftest width to 6
483a165bd69Swangkaifan    val wpc = Output(Vec(CommitWidth, UInt(XLEN.W))) // set difftest width to 6
484a165bd69Swangkaifan    val isRVC = Output(UInt(32.W))
485a165bd69Swangkaifan    val scFailed = Output(Bool())
486a165bd69Swangkaifan  }
487a165bd69Swangkaifan}
48854bc08adSwangkaifan
48954bc08adSwangkaifanclass TrapIO extends XSBundle {
49054bc08adSwangkaifan  val valid = Output(Bool())
49154bc08adSwangkaifan  val code = Output(UInt(3.W))
49254bc08adSwangkaifan  val pc = Output(UInt(VAddrBits.W))
49354bc08adSwangkaifan  val cycleCnt = Output(UInt(XLEN.W))
49454bc08adSwangkaifan  val instrCnt = Output(UInt(XLEN.W))
49554bc08adSwangkaifan}