xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision a286134cf5d29318de4e6bb5fed7266a688328c8)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5e402d94eSWilliam Wangimport bus.simplebus._
6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr
70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
81e3fad10SLinJiawei
95844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
101e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
111e3fad10SLinJiawei  val instrs = Vec(FetchWidth, UInt(32.W))
12e4698824Szoujr  val mask = UInt((FetchWidth*2).W)
131e3fad10SLinJiawei  val pc = UInt(VAddrBits.W) // the pc of first inst in the fetch group
141e3fad10SLinJiawei}
151e3fad10SLinJiawei
165844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
175844fcf0SLinJiaweiclass CtrlFlow extends XSBundle {
185844fcf0SLinJiawei  val instr = UInt(32.W)
195844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
205844fcf0SLinJiawei  val exceptionVec = Vec(16, Bool())
215844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
229a2e6b8aSLinJiawei  val isRVC = Bool()
239a2e6b8aSLinJiawei  val isBr = Bool()
245844fcf0SLinJiawei}
255844fcf0SLinJiawei
265844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
275844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
289a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
299a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
309a2e6b8aSLinJiawei  val ldest = UInt(5.W)
319a2e6b8aSLinJiawei  val fuType = FuType()
329a2e6b8aSLinJiawei  val fuOpType = FuOpType()
339a2e6b8aSLinJiawei  val rfWen = Bool()
349a2e6b8aSLinJiawei  val fpWen = Bool()
359a2e6b8aSLinJiawei  val isXSTrap = Bool()
369a2e6b8aSLinJiawei  val noSpecExec = Bool()  // This inst can not be speculated
379a2e6b8aSLinJiawei  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
38db34a189SLinJiawei  val isRVF = Bool()
39db34a189SLinJiawei  val imm = UInt(XLEN.W)
405844fcf0SLinJiawei}
415844fcf0SLinJiawei
425844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
435844fcf0SLinJiawei  val cf = new CtrlFlow
445844fcf0SLinJiawei  val ctrl = new CtrlSignals
45bfa4b2b4SLinJiawei  val brTag = new BrqPtr
465844fcf0SLinJiawei}
475844fcf0SLinJiawei
485844fcf0SLinJiawei// CfCtrl -> MicroOp at Rename Stage
495844fcf0SLinJiaweiclass MicroOp extends CfCtrl {
505844fcf0SLinJiawei
519a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
529a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
530851457fSLinJiawei  val freelistAllocPtr = new FreeListPtr
545844fcf0SLinJiawei  val roqIdx = UInt(RoqIdxWidth.W)
55*a286134cSWilliam Wang  val moqIdx = UInt(MoqIdxWidth.W)
565844fcf0SLinJiawei}
575844fcf0SLinJiawei
581e3fad10SLinJiaweiclass Redirect extends XSBundle {
591e3fad10SLinJiawei  val target = UInt(VAddrBits.W)
60bfa4b2b4SLinJiawei  val brTag = new BrqPtr
6137fcf7fbSLinJiawei  val isException = Bool()
62ab7d3e5fSWilliam Wang  val roqIdx = UInt(RoqIdxWidth.W)
630851457fSLinJiawei  val freelistAllocPtr = new FreeListPtr
645844fcf0SLinJiawei}
655844fcf0SLinJiawei
66a25b1bceSLinJiaweiclass RedirectInfo extends XSBundle {
67a25b1bceSLinJiawei
68a25b1bceSLinJiawei  val valid = Bool() // a valid commit form brq/roq
69a25b1bceSLinJiawei  val misPred = Bool() // a branch miss prediction ?
70a25b1bceSLinJiawei  val redirect = new Redirect
71a25b1bceSLinJiawei
72a25b1bceSLinJiawei  def flush():Bool = valid && (redirect.isException || misPred)
73a25b1bceSLinJiawei}
74a25b1bceSLinJiawei
755844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
765844fcf0SLinJiawei  val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp))
775844fcf0SLinJiawei  val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp))
785844fcf0SLinJiawei  val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp))
795844fcf0SLinJiawei}
805844fcf0SLinJiawei
81e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
8272235fa4SWilliam Wang  val isMMIO = Bool()
83e402d94eSWilliam Wang}
845844fcf0SLinJiawei
855844fcf0SLinJiaweiclass ExuInput extends XSBundle {
865844fcf0SLinJiawei  val uop = new MicroOp
875844fcf0SLinJiawei  val src1, src2, src3 = UInt(XLEN.W)
885844fcf0SLinJiawei}
895844fcf0SLinJiawei
905844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
915844fcf0SLinJiawei  val uop = new MicroOp
925844fcf0SLinJiawei  val data = UInt(XLEN.W)
9397cfa7f8SLinJiawei  val redirectValid = Bool()
9497cfa7f8SLinJiawei  val redirect = new Redirect
95e402d94eSWilliam Wang  val debug = new DebugBundle
965844fcf0SLinJiawei}
975844fcf0SLinJiawei
985844fcf0SLinJiaweiclass ExuIO extends XSBundle {
995844fcf0SLinJiawei  val in = Flipped(DecoupledIO(new ExuInput))
100c3174e61SZhangZifei  val redirect = Flipped(ValidIO(new Redirect))
1015844fcf0SLinJiawei  val out = DecoupledIO(new ExuOutput)
102e402d94eSWilliam Wang
103e402d94eSWilliam Wang  // for Lsu
104e402d94eSWilliam Wang  val dmem = new SimpleBusUC
1054e1a70f6SWilliam Wang  val scommit = Input(UInt(3.W))
1065844fcf0SLinJiawei}
1075844fcf0SLinJiawei
1085844fcf0SLinJiaweiclass RoqCommit extends XSBundle {
1095844fcf0SLinJiawei  val uop = new MicroOp
110296e7422SLinJiawei  val isWalk = Bool()
1115844fcf0SLinJiawei}
1125844fcf0SLinJiawei
1135844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
1145844fcf0SLinJiawei  // to backend end
1155844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
1165844fcf0SLinJiawei  // from backend
117a25b1bceSLinJiawei  val redirectInfo = Input(new RedirectInfo)
1185844fcf0SLinJiawei  val commits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit))) // update branch pred
1191e3fad10SLinJiawei}
120