11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5e402d94eSWilliam Wangimport bus.simplebus._ 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 81e3fad10SLinJiawei 95844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 101e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 111e3fad10SLinJiawei val instrs = Vec(FetchWidth, UInt(32.W)) 12e4698824Szoujr val mask = UInt((FetchWidth*2).W) 131e3fad10SLinJiawei val pc = UInt(VAddrBits.W) // the pc of first inst in the fetch group 141e3fad10SLinJiawei} 151e3fad10SLinJiawei 165844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 175844fcf0SLinJiaweiclass CtrlFlow extends XSBundle { 185844fcf0SLinJiawei val instr = UInt(32.W) 195844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 205844fcf0SLinJiawei val exceptionVec = Vec(16, Bool()) 215844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 229a2e6b8aSLinJiawei val isRVC = Bool() 239a2e6b8aSLinJiawei val isBr = Bool() 245844fcf0SLinJiawei} 255844fcf0SLinJiawei 265844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 275844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 289a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 299a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 309a2e6b8aSLinJiawei val ldest = UInt(5.W) 319a2e6b8aSLinJiawei val fuType = FuType() 329a2e6b8aSLinJiawei val fuOpType = FuOpType() 339a2e6b8aSLinJiawei val rfWen = Bool() 349a2e6b8aSLinJiawei val fpWen = Bool() 359a2e6b8aSLinJiawei val isXSTrap = Bool() 369a2e6b8aSLinJiawei val noSpecExec = Bool() // This inst can not be speculated 379a2e6b8aSLinJiawei val isBlocked = Bool() // This inst requires pipeline to be blocked 38db34a189SLinJiawei val isRVF = Bool() 39db34a189SLinJiawei val imm = UInt(XLEN.W) 405844fcf0SLinJiawei} 415844fcf0SLinJiawei 425844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 435844fcf0SLinJiawei val cf = new CtrlFlow 445844fcf0SLinJiawei val ctrl = new CtrlSignals 45bfa4b2b4SLinJiawei val brTag = new BrqPtr 465844fcf0SLinJiawei} 475844fcf0SLinJiawei 485844fcf0SLinJiawei// CfCtrl -> MicroOp at Rename Stage 495844fcf0SLinJiaweiclass MicroOp extends CfCtrl { 505844fcf0SLinJiawei 519a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 529a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 530851457fSLinJiawei val freelistAllocPtr = new FreeListPtr 545844fcf0SLinJiawei val roqIdx = UInt(RoqIdxWidth.W) 555844fcf0SLinJiawei} 565844fcf0SLinJiawei 571e3fad10SLinJiaweiclass Redirect extends XSBundle { 581e3fad10SLinJiawei val target = UInt(VAddrBits.W) 59bfa4b2b4SLinJiawei val brTag = new BrqPtr 6037fcf7fbSLinJiawei val isException = Bool() 61ab7d3e5fSWilliam Wang val roqIdx = UInt(RoqIdxWidth.W) 620851457fSLinJiawei val freelistAllocPtr = new FreeListPtr 635844fcf0SLinJiawei} 645844fcf0SLinJiawei 65*a25b1bceSLinJiaweiclass RedirectInfo extends XSBundle { 66*a25b1bceSLinJiawei 67*a25b1bceSLinJiawei val valid = Bool() // a valid commit form brq/roq 68*a25b1bceSLinJiawei val misPred = Bool() // a branch miss prediction ? 69*a25b1bceSLinJiawei val redirect = new Redirect 70*a25b1bceSLinJiawei 71*a25b1bceSLinJiawei def flush():Bool = valid && (redirect.isException || misPred) 72*a25b1bceSLinJiawei} 73*a25b1bceSLinJiawei 745844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 755844fcf0SLinJiawei val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp)) 765844fcf0SLinJiawei val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp)) 775844fcf0SLinJiawei val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp)) 785844fcf0SLinJiawei} 795844fcf0SLinJiawei 80e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 8172235fa4SWilliam Wang val isMMIO = Bool() 82e402d94eSWilliam Wang} 835844fcf0SLinJiawei 845844fcf0SLinJiaweiclass ExuInput extends XSBundle { 855844fcf0SLinJiawei val uop = new MicroOp 865844fcf0SLinJiawei val src1, src2, src3 = UInt(XLEN.W) 875844fcf0SLinJiawei} 885844fcf0SLinJiawei 895844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 905844fcf0SLinJiawei val uop = new MicroOp 915844fcf0SLinJiawei val data = UInt(XLEN.W) 9297cfa7f8SLinJiawei val redirectValid = Bool() 9397cfa7f8SLinJiawei val redirect = new Redirect 94e402d94eSWilliam Wang val debug = new DebugBundle 955844fcf0SLinJiawei} 965844fcf0SLinJiawei 975844fcf0SLinJiaweiclass ExuIO extends XSBundle { 985844fcf0SLinJiawei val in = Flipped(DecoupledIO(new ExuInput)) 99c3174e61SZhangZifei val redirect = Flipped(ValidIO(new Redirect)) 1005844fcf0SLinJiawei val out = DecoupledIO(new ExuOutput) 101e402d94eSWilliam Wang 102e402d94eSWilliam Wang // for Lsu 103e402d94eSWilliam Wang val dmem = new SimpleBusUC 1044e1a70f6SWilliam Wang val scommit = Input(UInt(3.W)) 1055844fcf0SLinJiawei} 1065844fcf0SLinJiawei 1075844fcf0SLinJiaweiclass RoqCommit extends XSBundle { 1085844fcf0SLinJiawei val uop = new MicroOp 109296e7422SLinJiawei val isWalk = Bool() 1105844fcf0SLinJiawei} 1115844fcf0SLinJiawei 1125844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 1135844fcf0SLinJiawei // to backend end 1145844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 1155844fcf0SLinJiawei // from backend 116*a25b1bceSLinJiawei val redirectInfo = Input(new RedirectInfo) 1175844fcf0SLinJiawei val commits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit))) // update branch pred 1181e3fad10SLinJiawei} 119