xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 8a264e150a2f6a23b7a18a774531958a5543d270)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
171e3fad10SLinJiaweipackage xiangshan
181e3fad10SLinJiawei
191e3fad10SLinJiaweiimport chisel3._
205844fcf0SLinJiaweiimport chisel3.util._
219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr
22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO
23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode}
245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
27bcce877bSYinan Xuimport xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory}
287447ee13SLingrui98import xiangshan.frontend.RASEntry
292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl
30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr
31c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr
32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead
33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO
34ceaf5e1fSLingrui98import utils._
353c02ee8fSwakafaimport utility._
36b0ae3ac4SLinJiawei
372fbdb79bSLingrui98import scala.math.max
38d471c5aeSLingrui98import Chisel.experimental.chiselName
392225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
4088825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt
41bcce877bSYinan Xuimport xiangshan.backend.exu.ExuConfig
42b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry
4314a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry
44dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories
4567402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits
461e3fad10SLinJiawei
47627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
483803411bSzhanglinjuan  val valid = Bool()
4935fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
50fe211d16SLinJiawei
513803411bSzhanglinjuan}
523803411bSzhanglinjuan
53627c0a19Szhanglinjuanobject ValidUndirectioned {
54627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
55627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
563803411bSzhanglinjuan  }
573803411bSzhanglinjuan}
583803411bSzhanglinjuan
591b7adedcSWilliam Wangobject RSFeedbackType {
6067682d05SWilliam Wang  val tlbMiss = 0.U(3.W)
6167682d05SWilliam Wang  val mshrFull = 1.U(3.W)
6267682d05SWilliam Wang  val dataInvalid = 2.U(3.W)
6367682d05SWilliam Wang  val bankConflict = 3.U(3.W)
6467682d05SWilliam Wang  val ldVioCheckRedo = 4.U(3.W)
651b7adedcSWilliam Wang
66eb163ef0SHaojin Tang  val feedbackInvalid = 7.U(3.W)
67eb163ef0SHaojin Tang
6867682d05SWilliam Wang  def apply() = UInt(3.W)
691b7adedcSWilliam Wang}
701b7adedcSWilliam Wang
712225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle {
72097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
73097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
74097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
7551b2a476Szoujr}
7651b2a476Szoujr
772225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
78f226232fSzhanglinjuan  // from backend
7969cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
80f226232fSzhanglinjuan  // frontend -> backend -> frontend
81f226232fSzhanglinjuan  val pd = new PreDecodeInfo
828a5e9243SLinJiawei  val rasSp = UInt(log2Up(RasSize).W)
832e947747SLinJiawei  val rasEntry = new RASEntry
84c2ad24ebSLingrui98  // val hist = new ShiftingGlobalHistory
85dd6c0695SLingrui98  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
8667402d75SLingrui98  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
8767402d75SLingrui98  val lastBrNumOH = UInt((numBr+1).W)
88b37e4b45SLingrui98  val ghr = UInt(UbtbGHRLength.W)
89c2ad24ebSLingrui98  val histPtr = new CGHPtr
90e7b046c5Szoujr  val specCnt = Vec(numBr, UInt(10.W))
91fe3a74fcSYinan Xu  // need pipeline update
928a597714Szoujr  val br_hit = Bool()
932e947747SLinJiawei  val predTaken = Bool()
94b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
959a2e6b8aSLinJiawei  val taken = Bool()
96b2e6921eSLinJiawei  val isMisPred = Bool()
97d0527adfSzoujr  val shift = UInt((log2Ceil(numBr)+1).W)
98d0527adfSzoujr  val addIntoHist = Bool()
9914a6653fSLingrui98
10014a6653fSLingrui98  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
101c2ad24ebSLingrui98    // this.hist := entry.ghist
102dd6c0695SLingrui98    this.folded_hist := entry.folded_hist
10367402d75SLingrui98    this.lastBrNumOH := entry.lastBrNumOH
10467402d75SLingrui98    this.afhob := entry.afhob
105c2ad24ebSLingrui98    this.histPtr := entry.histPtr
10614a6653fSLingrui98    this.rasSp := entry.rasSp
107c2d1ec7dSLingrui98    this.rasEntry := entry.rasTop
10814a6653fSLingrui98    this
10914a6653fSLingrui98  }
110b2e6921eSLinJiawei}
111b2e6921eSLinJiawei
1125844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
113de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle {
1145844fcf0SLinJiawei  val instr = UInt(32.W)
1155844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
116de169c67SWilliam Wang  val foldpc = UInt(MemPredPCWidth.W)
117baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
11872951335SLi Qianruo  val trigger = new TriggerCf
119faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
120cde9280dSLinJiawei  val pred_taken = Bool()
121c84054caSLinJiawei  val crossPageIPFFix = Bool()
122de169c67SWilliam Wang  val storeSetHit = Bool() // inst has been allocated an store set
123980c1bc3SWilliam Wang  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
124d1fe0262SWilliam Wang  // Load wait is needed
125d1fe0262SWilliam Wang  // load inst will not be executed until former store (predicted by mdp) addr calcuated
126d1fe0262SWilliam Wang  val loadWaitBit = Bool()
127d1fe0262SWilliam Wang  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
128d1fe0262SWilliam Wang  // load inst will not be executed until ALL former store addr calcuated
129d1fe0262SWilliam Wang  val loadWaitStrict = Bool()
130de169c67SWilliam Wang  val ssid = UInt(SSIDWidth.W)
131884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
132884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1335844fcf0SLinJiawei}
1345844fcf0SLinJiawei
13572951335SLi Qianruo
1362225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
1372ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
138dc597826SJiawei Lin  val typeTagIn = UInt(1.W)
139dc597826SJiawei Lin  val typeTagOut = UInt(1.W)
1402ce29ed6SLinJiawei  val fromInt = Bool()
1412ce29ed6SLinJiawei  val wflags = Bool()
1422ce29ed6SLinJiawei  val fpWen = Bool()
1432ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
1442ce29ed6SLinJiawei  val div = Bool()
1452ce29ed6SLinJiawei  val sqrt = Bool()
1462ce29ed6SLinJiawei  val fcvt = Bool()
1472ce29ed6SLinJiawei  val typ = UInt(2.W)
1482ce29ed6SLinJiawei  val fmt = UInt(2.W)
1492ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
150e6c6b64fSLinJiawei  val rm = UInt(3.W)
151579b9f28SLinJiawei}
152579b9f28SLinJiawei
153*8a264e15Smaliaoclass VType(implicit p: Parameters) extends XSBundle {
154*8a264e15Smaliao  val vma   = Bool()
155*8a264e15Smaliao  val vta   = Bool()
156*8a264e15Smaliao  val vsew = UInt(3.W)
157*8a264e15Smaliao  val vlmul = UInt(3.W)
158*8a264e15Smaliao}
159*8a264e15Smaliao
160*8a264e15Smaliaoclass VConfig(implicit p: Parameters) extends XSBundle {
161*8a264e15Smaliao  val vl    = UInt(8.W)
162*8a264e15Smaliao  val vtype = new VType
163*8a264e15Smaliao}
164*8a264e15Smaliao
1655844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1662225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle {
167a7a8a6ccSHaojin Tang  val srcType = Vec(4, SrcType())
168a7a8a6ccSHaojin Tang  val lsrc = Vec(4, UInt(6.W))
169a7a8a6ccSHaojin Tang  val ldest = UInt(6.W)
1709a2e6b8aSLinJiawei  val fuType = FuType()
1719a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1729a2e6b8aSLinJiawei  val rfWen = Bool()
1739a2e6b8aSLinJiawei  val fpWen = Bool()
174deb6421eSHaojin Tang  val vecWen = Bool()
1750f038924SZhangZifei  def fpVecWen = fpWen || vecWen
1769a2e6b8aSLinJiawei  val isXSTrap = Bool()
1772d366136SLinJiawei  val noSpecExec = Bool() // wait forward
1782d366136SLinJiawei  val blockBackward = Bool() // block backward
17945a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
180c2a8ae00SYikeZhou  val selImm = SelImm()
181b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
182a3edac52SYinan Xu  val commitType = CommitType()
183579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
1844aa9ed34Sfdy  val uopIdx = UInt(5.W)
185*8a264e15Smaliao  val vconfig = new VConfig
186aac4464eSYinan Xu  val isMove = Bool()
187d4aca96cSlqre  val singleStep = Bool()
188c88c3a2aSYinan Xu  // This inst will flush all the pipe when it is the oldest inst in ROB,
189c88c3a2aSYinan Xu  // then replay from this inst itself
190c88c3a2aSYinan Xu  val replayInst = Bool()
191be25371aSYikeZhou
19257a10886SXuan Hu  private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen,
1936e7c9679Shuxuan0307    isXSTrap, noSpecExec, blockBackward, flushPipe, selImm)
19488825c5cSYinan Xu
19588825c5cSYinan Xu  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
19657a10886SXuan Hu    val decoder: Seq[UInt] = ListLookup(
19757a10886SXuan Hu      inst, XDecode.decodeDefault.map(bitPatToUInt),
19857a10886SXuan Hu      table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray
19957a10886SXuan Hu    )
20088825c5cSYinan Xu    allSignals zip decoder foreach { case (s, d) => s := d }
2014d24c305SYikeZhou    commitType := DontCare
202be25371aSYikeZhou    this
203be25371aSYikeZhou  }
20488825c5cSYinan Xu
20588825c5cSYinan Xu  def decode(bit: List[BitPat]): CtrlSignals = {
20688825c5cSYinan Xu    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
20788825c5cSYinan Xu    this
20888825c5cSYinan Xu  }
209b6900d94SYinan Xu
210b6900d94SYinan Xu  def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi
211f025d715SYinan Xu  def isSoftPrefetch: Bool = {
212f025d715SYinan Xu    fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U
213f025d715SYinan Xu  }
2145844fcf0SLinJiawei}
2155844fcf0SLinJiawei
2162225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle {
2175844fcf0SLinJiawei  val cf = new CtrlFlow
2185844fcf0SLinJiawei  val ctrl = new CtrlSignals
2195844fcf0SLinJiawei}
2205844fcf0SLinJiawei
2212225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle {
2228b8e745dSYikeZhou  val eliminatedMove = Bool()
223ba4100caSYinan Xu  // val fetchTime = UInt(64.W)
224ebb8ebf8SYinan Xu  val renameTime = UInt(XLEN.W)
225ebb8ebf8SYinan Xu  val dispatchTime = UInt(XLEN.W)
226ebb8ebf8SYinan Xu  val enqRsTime = UInt(XLEN.W)
227ebb8ebf8SYinan Xu  val selectTime = UInt(XLEN.W)
228ebb8ebf8SYinan Xu  val issueTime = UInt(XLEN.W)
229ebb8ebf8SYinan Xu  val writebackTime = UInt(XLEN.W)
2307cef916fSYinan Xu  // val commitTime = UInt(64.W)
23120edb3f7SWilliam Wang  val runahead_checkpoint_id = UInt(64.W)
232ba4100caSYinan Xu}
233ba4100caSYinan Xu
23448d1472eSWilliam Wang// Separate LSQ
2352225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle {
236915c0dd4SYinan Xu  val lqIdx = new LqPtr
2375c1ae31bSYinan Xu  val sqIdx = new SqPtr
23824726fbfSWilliam Wang}
23924726fbfSWilliam Wang
240b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
2412225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl {
242a7a8a6ccSHaojin Tang  val srcState = Vec(4, SrcState())
243a7a8a6ccSHaojin Tang  val psrc = Vec(4, UInt(PhyRegIdxWidth.W))
24420e31bd1SYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
24520e31bd1SYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
2469aca92b9SYinan Xu  val robIdx = new RobPtr
247fe6452fcSYinan Xu  val lqIdx = new LqPtr
248fe6452fcSYinan Xu  val sqIdx = new SqPtr
2498b8e745dSYikeZhou  val eliminatedMove = Bool()
2507cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
2519d4e1137SYinan Xu  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
252bcce877bSYinan Xu    val stateReady = srcState(index) === SrcState.rdy || ignoreState.B
253bcce877bSYinan Xu    val readReg = if (isFp) {
254bcce877bSYinan Xu      ctrl.srcType(index) === SrcType.fp
255bcce877bSYinan Xu    } else {
256bcce877bSYinan Xu      ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U
257a338f247SYinan Xu    }
258bcce877bSYinan Xu    readReg && stateReady
259a338f247SYinan Xu  }
2605c7674feSYinan Xu  def srcIsReady: Vec[Bool] = {
261c9ebdf90SYinan Xu    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
2625c7674feSYinan Xu  }
2636ab6918fSYinan Xu  def clearExceptions(
2646ab6918fSYinan Xu    exceptionBits: Seq[Int] = Seq(),
2656ab6918fSYinan Xu    flushPipe: Boolean = false,
2666ab6918fSYinan Xu    replayInst: Boolean = false
2676ab6918fSYinan Xu  ): MicroOp = {
2686ab6918fSYinan Xu    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
2696ab6918fSYinan Xu    if (!flushPipe) { ctrl.flushPipe := false.B }
2706ab6918fSYinan Xu    if (!replayInst) { ctrl.replayInst := false.B }
271c88c3a2aSYinan Xu    this
272c88c3a2aSYinan Xu  }
273a19215ddSYinan Xu  // Assume only the LUI instruction is decoded with IMM_U in ALU.
274a19215ddSYinan Xu  def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu
275bcce877bSYinan Xu  // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType).
276bcce877bSYinan Xu  def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = {
277bcce877bSYinan Xu    successor.map{ case (src, srcType) =>
278bcce877bSYinan Xu      val pdestMatch = pdest === src
279bcce877bSYinan Xu      // For state: no need to check whether src is x0/imm/pc because they are always ready.
280bcce877bSYinan Xu      val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B
2810f038924SZhangZifei      // FIXME: divide fpMatch and vecMatch then
282bcce877bSYinan Xu      val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B
283cbd13d6eSZhangZifei      val vecMatch = if (exuCfg.readVecRf) ctrl.vecWen else false.B
2840f038924SZhangZifei      val allIntFpVec = exuCfg.readIntRf && exuCfg.readFpVecRf
2850f038924SZhangZifei      val allStateMatch = Mux(SrcType.isVp(srcType), vecMatch, Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch))
2860f038924SZhangZifei      val stateCond = pdestMatch && (if (allIntFpVec) allStateMatch else rfStateMatch || fpMatch || vecMatch)
287bcce877bSYinan Xu      // For data: types are matched and int pdest is not $zero.
288bcce877bSYinan Xu      val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B
2890f038924SZhangZifei      val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType) || vecMatch && SrcType.isVp(srcType))
290bcce877bSYinan Xu      (stateCond, dataCond)
291bcce877bSYinan Xu    }
292bcce877bSYinan Xu  }
293bcce877bSYinan Xu  // This MicroOp is used to wakeup another uop (the successor: MicroOp).
294bcce877bSYinan Xu  def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = {
295bcce877bSYinan Xu    wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg)
296bcce877bSYinan Xu  }
29774515c5aSYinan Xu  def isJump: Bool = FuType.isJumpExu(ctrl.fuType)
2985844fcf0SLinJiawei}
2995844fcf0SLinJiawei
30046f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
301de169c67SWilliam Wang  val uop = new MicroOp
30246f74b57SHaojin Tang}
30346f74b57SHaojin Tang
30446f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
305de169c67SWilliam Wang  val flag = UInt(1.W)
306de169c67SWilliam Wang}
307de169c67SWilliam Wang
3082225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle {
3099aca92b9SYinan Xu  val robIdx = new RobPtr
31036d7aed5SLinJiawei  val ftqIdx = new FtqPtr
31136d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
312bfb958a3SYinan Xu  val level = RedirectLevel()
313bfb958a3SYinan Xu  val interrupt = Bool()
314c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
315bfb958a3SYinan Xu
316de169c67SWilliam Wang  val stFtqIdx = new FtqPtr // for load violation predict
317de169c67SWilliam Wang  val stFtqOffset = UInt(log2Up(PredictWidth).W)
318fe211d16SLinJiawei
31920edb3f7SWilliam Wang  val debug_runahead_checkpoint_id = UInt(64.W)
32020edb3f7SWilliam Wang
3212d7c7105SYinan Xu  // def isUnconditional() = RedirectLevel.isUnconditional(level)
322bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
3232d7c7105SYinan Xu  // def isException() = RedirectLevel.isException(level)
324a25b1bceSLinJiawei}
325a25b1bceSLinJiawei
3262225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle {
3275c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
3285c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
3295c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
3305844fcf0SLinJiawei}
3315844fcf0SLinJiawei
3322b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle {
33360deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
33460deaca2SLinJiawei  val isInt = Bool()
33560deaca2SLinJiawei  val isFp = Bool()
33660deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
3375844fcf0SLinJiawei}
3385844fcf0SLinJiawei
3392225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle {
34072235fa4SWilliam Wang  val isMMIO = Bool()
3418635f18fSwangkaifan  val isPerfCnt = Bool()
3428b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
34372951335SLi Qianruo  val vaddr = UInt(VAddrBits.W)
344e402d94eSWilliam Wang}
3455844fcf0SLinJiawei
34640a70bd6SZhangZifeiclass ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp {
34740a70bd6SZhangZifei  val dataWidth = if (isVpu) VLEN else XLEN
34840a70bd6SZhangZifei
34940a70bd6SZhangZifei  val src = Vec(3, UInt(dataWidth.W))
3505844fcf0SLinJiawei}
3515844fcf0SLinJiawei
35240a70bd6SZhangZifeiclass ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp {
35340a70bd6SZhangZifei  val dataWidth = if (isVpu) VLEN else XLEN
35440a70bd6SZhangZifei
35540a70bd6SZhangZifei  val data = UInt(dataWidth.W)
3567f1506e3SLinJiawei  val fflags = UInt(5.W)
35797cfa7f8SLinJiawei  val redirectValid = Bool()
35897cfa7f8SLinJiawei  val redirect = new Redirect
359e402d94eSWilliam Wang  val debug = new DebugBundle
3605844fcf0SLinJiawei}
3615844fcf0SLinJiawei
3622225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
36335bfeecbSYinan Xu  val mtip = Input(Bool())
36435bfeecbSYinan Xu  val msip = Input(Bool())
36535bfeecbSYinan Xu  val meip = Input(Bool())
366b3d79b37SYinan Xu  val seip = Input(Bool())
367d4aca96cSlqre  val debug = Input(Bool())
3685844fcf0SLinJiawei}
3695844fcf0SLinJiawei
3702225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle {
37135bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
3723fa7b737SYinan Xu  val isInterrupt = Input(Bool())
37335bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
37435bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
37535bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
37635bfeecbSYinan Xu  val interrupt = Output(Bool())
37735bfeecbSYinan Xu}
37835bfeecbSYinan Xu
37946f74b57SHaojin Tangclass ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp {
3803a474d38SYinan Xu  val isInterrupt = Bool()
3813a474d38SYinan Xu}
3823a474d38SYinan Xu
3839aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle {
384a7a8a6ccSHaojin Tang  val ldest = UInt(6.W)
385fe6452fcSYinan Xu  val rfWen = Bool()
386fe6452fcSYinan Xu  val fpWen = Bool()
387deb6421eSHaojin Tang  val vecWen = Bool()
3880f038924SZhangZifei  def fpVecWen = fpWen || vecWen
389a1fd7de4SLinJiawei  val wflags = Bool()
390fe6452fcSYinan Xu  val commitType = CommitType()
391fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
392fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
393884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
394884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
395ccfddc82SHaojin Tang  val isMove = Bool()
3965844fcf0SLinJiawei
3979ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3989ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
3994aa9ed34Sfdy
4004aa9ed34Sfdy  val uopIdx = UInt(5.W)
401*8a264e15Smaliao  val vconfig = new VConfig
402fe6452fcSYinan Xu}
4035844fcf0SLinJiawei
4049aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle {
405ccfddc82SHaojin Tang  val isCommit = Bool()
406ccfddc82SHaojin Tang  val commitValid = Vec(CommitWidth, Bool())
4076474c47fSYinan Xu
408ccfddc82SHaojin Tang  val isWalk = Bool()
409c51eab43SYinan Xu  // valid bits optimized for walk
410ccfddc82SHaojin Tang  val walkValid = Vec(CommitWidth, Bool())
4116474c47fSYinan Xu
412ccfddc82SHaojin Tang  val info = Vec(CommitWidth, new RobCommitInfo)
41321e7a6c5SYinan Xu
4146474c47fSYinan Xu  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
4156474c47fSYinan Xu  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
4165844fcf0SLinJiawei}
4175844fcf0SLinJiawei
4181b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle {
41964e8d8bdSZhangZifei  val rsIdx = UInt(log2Up(IssQueSize).W)
420037a131fSWilliam Wang  val hit = Bool()
42162f57a35SLemover  val flushState = Bool()
4221b7adedcSWilliam Wang  val sourceType = RSFeedbackType()
423c7160cd3SWilliam Wang  val dataInvalidSqIdx = new SqPtr
424037a131fSWilliam Wang}
425037a131fSWilliam Wang
426d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
427d87b76aaSWilliam Wang  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
428d87b76aaSWilliam Wang  // for instance: MemRSFeedbackIO()(updateP)
429d87b76aaSWilliam Wang  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
430d87b76aaSWilliam Wang  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
431d87b76aaSWilliam Wang  val rsIdx = Input(UInt(log2Up(IssQueSize).W))
432d87b76aaSWilliam Wang  val isFirstIssue = Input(Bool())
433d87b76aaSWilliam Wang}
434d87b76aaSWilliam Wang
435f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
4365844fcf0SLinJiawei  // to backend end
4375844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
438f06ca0bfSLingrui98  val fromFtq = new FtqToCtrlIO
4395844fcf0SLinJiawei  // from backend
440f06ca0bfSLingrui98  val toFtq = Flipped(new CtrlToFtqIO)
4411e3fad10SLinJiawei}
442fcff7e94SZhangZifei
443f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle {
44445f497a4Shappy-lx  val mode = UInt(4.W)
44545f497a4Shappy-lx  val asid = UInt(16.W)
44645f497a4Shappy-lx  val ppn  = UInt(44.W)
44745f497a4Shappy-lx}
44845f497a4Shappy-lx
449f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct {
45045f497a4Shappy-lx  val changed = Bool()
45145f497a4Shappy-lx
45245f497a4Shappy-lx  def apply(satp_value: UInt): Unit = {
45345f497a4Shappy-lx    require(satp_value.getWidth == XLEN)
45445f497a4Shappy-lx    val sa = satp_value.asTypeOf(new SatpStruct)
45545f497a4Shappy-lx    mode := sa.mode
45645f497a4Shappy-lx    asid := sa.asid
457f1fe8698SLemover    ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt()
45845f497a4Shappy-lx    changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
45945f497a4Shappy-lx  }
460fcff7e94SZhangZifei}
461f1fe8698SLemover
462f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle {
463f1fe8698SLemover  val satp = new TlbSatpBundle()
464fcff7e94SZhangZifei  val priv = new Bundle {
465fcff7e94SZhangZifei    val mxr = Bool()
466fcff7e94SZhangZifei    val sum = Bool()
467fcff7e94SZhangZifei    val imode = UInt(2.W)
468fcff7e94SZhangZifei    val dmode = UInt(2.W)
469fcff7e94SZhangZifei  }
4708fc4e859SZhangZifei
4718fc4e859SZhangZifei  override def toPrintable: Printable = {
4728fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
4738fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
4748fc4e859SZhangZifei  }
475fcff7e94SZhangZifei}
476fcff7e94SZhangZifei
4772225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle {
478fcff7e94SZhangZifei  val valid = Bool()
479fcff7e94SZhangZifei  val bits = new Bundle {
480fcff7e94SZhangZifei    val rs1 = Bool()
481fcff7e94SZhangZifei    val rs2 = Bool()
482fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
48345f497a4Shappy-lx    val asid = UInt(AsidLength.W)
484f1fe8698SLemover    val flushPipe = Bool()
485fcff7e94SZhangZifei  }
4868fc4e859SZhangZifei
4878fc4e859SZhangZifei  override def toPrintable: Printable = {
488f1fe8698SLemover    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}"
4898fc4e859SZhangZifei  }
490fcff7e94SZhangZifei}
491a165bd69Swangkaifan
492de169c67SWilliam Wang// Bundle for load violation predictor updating
493de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
4942b8b2e7aSWilliam Wang  val valid = Bool()
495de169c67SWilliam Wang
496de169c67SWilliam Wang  // wait table update
497de169c67SWilliam Wang  val waddr = UInt(MemPredPCWidth.W)
4982b8b2e7aSWilliam Wang  val wdata = Bool() // true.B by default
499de169c67SWilliam Wang
500de169c67SWilliam Wang  // store set update
501de169c67SWilliam Wang  // by default, ldpc/stpc should be xor folded
502de169c67SWilliam Wang  val ldpc = UInt(MemPredPCWidth.W)
503de169c67SWilliam Wang  val stpc = UInt(MemPredPCWidth.W)
5042b8b2e7aSWilliam Wang}
5052b8b2e7aSWilliam Wang
5062225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
5072b8b2e7aSWilliam Wang  // Prefetcher
508ecccf78fSJay  val l1I_pf_enable = Output(Bool())
5092b8b2e7aSWilliam Wang  val l2_pf_enable = Output(Bool())
510ecccf78fSJay  // ICache
511ecccf78fSJay  val icache_parity_enable = Output(Bool())
512f3f22d72SYinan Xu  // Labeled XiangShan
5132b8b2e7aSWilliam Wang  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
514f3f22d72SYinan Xu  // Load violation predictor
5152b8b2e7aSWilliam Wang  val lvpred_disable = Output(Bool())
5162b8b2e7aSWilliam Wang  val no_spec_load = Output(Bool())
517c7160cd3SWilliam Wang  val storeset_wait_store = Output(Bool())
518c7160cd3SWilliam Wang  val storeset_no_fast_wakeup = Output(Bool())
519c7160cd3SWilliam Wang  val lvpred_timeout = Output(UInt(5.W))
520f3f22d72SYinan Xu  // Branch predictor
5212b8b2e7aSWilliam Wang  val bp_ctrl = Output(new BPUCtrl)
522f3f22d72SYinan Xu  // Memory Block
523f3f22d72SYinan Xu  val sbuffer_threshold = Output(UInt(4.W))
524d10a581eSWilliam Wang  val ldld_vio_check_enable = Output(Bool())
525d10a581eSWilliam Wang  val soft_prefetch_enable = Output(Bool())
526a4e57ea3SLi Qianruo  val cache_error_enable = Output(Bool())
52737225120Ssfencevma  val uncache_write_outstanding_enable = Output(Bool())
528aac4464eSYinan Xu  // Rename
5295b47c58cSYinan Xu  val fusion_enable = Output(Bool())
5305b47c58cSYinan Xu  val wfi_enable = Output(Bool())
531af2f7849Shappy-lx  // Decode
532af2f7849Shappy-lx  val svinval_enable = Output(Bool())
533af2f7849Shappy-lx
534b6982e83SLemover  // distribute csr write signal
535b6982e83SLemover  val distribute_csr = new DistributedCSRIO()
53672951335SLi Qianruo
537ddb65c47SLi Qianruo  val singlestep = Output(Bool())
53872951335SLi Qianruo  val frontend_trigger = new FrontendTdataDistributeIO()
53972951335SLi Qianruo  val mem_trigger = new MemTdataDistributeIO()
54072951335SLi Qianruo  val trigger_enable = Output(Vec(10, Bool()))
541b6982e83SLemover}
542b6982e83SLemover
543b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle {
5441c746d3aScui fliter  // CSR has been written by csr inst, copies of csr should be updated
545b6982e83SLemover  val w = ValidIO(new Bundle {
546b6982e83SLemover    val addr = Output(UInt(12.W))
547b6982e83SLemover    val data = Output(UInt(XLEN.W))
548b6982e83SLemover  })
5492b8b2e7aSWilliam Wang}
550e19f7967SWilliam Wang
551e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
552e19f7967SWilliam Wang  // Request csr to be updated
553e19f7967SWilliam Wang  //
554e19f7967SWilliam Wang  // Note that this request will ONLY update CSR Module it self,
555e19f7967SWilliam Wang  // copies of csr will NOT be updated, use it with care!
556e19f7967SWilliam Wang  //
557e19f7967SWilliam Wang  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
558e19f7967SWilliam Wang  val w = ValidIO(new Bundle {
559e19f7967SWilliam Wang    val addr = Output(UInt(12.W))
560e19f7967SWilliam Wang    val data = Output(UInt(XLEN.W))
561e19f7967SWilliam Wang  })
562e19f7967SWilliam Wang  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
563e19f7967SWilliam Wang    when(valid){
564e19f7967SWilliam Wang      w.bits.addr := addr
565e19f7967SWilliam Wang      w.bits.data := data
566e19f7967SWilliam Wang    }
567e19f7967SWilliam Wang    println("Distributed CSR update req registered for " + src_description)
568e19f7967SWilliam Wang  }
569e19f7967SWilliam Wang}
57072951335SLi Qianruo
5710f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
5720f59c834SWilliam Wang  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
5730f59c834SWilliam Wang  val source = Output(new Bundle() {
5740f59c834SWilliam Wang    val tag = Bool() // l1 tag array
5750f59c834SWilliam Wang    val data = Bool() // l1 data array
5760f59c834SWilliam Wang    val l2 = Bool()
5770f59c834SWilliam Wang  })
5780f59c834SWilliam Wang  val opType = Output(new Bundle() {
5790f59c834SWilliam Wang    val fetch = Bool()
5800f59c834SWilliam Wang    val load = Bool()
5810f59c834SWilliam Wang    val store = Bool()
5820f59c834SWilliam Wang    val probe = Bool()
5830f59c834SWilliam Wang    val release = Bool()
5840f59c834SWilliam Wang    val atom = Bool()
5850f59c834SWilliam Wang  })
5860f59c834SWilliam Wang  val paddr = Output(UInt(PAddrBits.W))
5870f59c834SWilliam Wang
5880f59c834SWilliam Wang  // report error and paddr to beu
5890f59c834SWilliam Wang  // bus error unit will receive error info iff ecc_error.valid
5900f59c834SWilliam Wang  val report_to_beu = Output(Bool())
5910f59c834SWilliam Wang
5920f59c834SWilliam Wang  // there is an valid error
5930f59c834SWilliam Wang  // l1 cache error will always be report to CACHE_ERROR csr
5940f59c834SWilliam Wang  val valid = Output(Bool())
5950f59c834SWilliam Wang
5960f59c834SWilliam Wang  def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = {
5970f59c834SWilliam Wang    val beu_info = Wire(new L1BusErrorUnitInfo)
5980f59c834SWilliam Wang    beu_info.ecc_error.valid := report_to_beu
5990f59c834SWilliam Wang    beu_info.ecc_error.bits := paddr
6000f59c834SWilliam Wang    beu_info
6010f59c834SWilliam Wang  }
6020f59c834SWilliam Wang}
603bc63e578SLi Qianruo
604bc63e578SLi Qianruo/* TODO how to trigger on next inst?
605bc63e578SLi Qianruo1. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep
606bc63e578SLi Qianruo2. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set
607bc63e578SLi Qianruoxret csr to pc + 4/ + 2
608bc63e578SLi Qianruo2.5 The problem is to let it commit. This is the real TODO
609bc63e578SLi Qianruo3. If it is load and hit before just treat it as regular load exception
610bc63e578SLi Qianruo */
611bc63e578SLi Qianruo
612bc63e578SLi Qianruo// This bundle carries trigger hit info along the pipeline
613bc63e578SLi Qianruo// Now there are 10 triggers divided into 5 groups of 2
614bc63e578SLi Qianruo// These groups are
615bc63e578SLi Qianruo// (if if) (store store) (load loid) (if store) (if load)
616bc63e578SLi Qianruo
617bc63e578SLi Qianruo// Triggers in the same group can chain, meaning that they only
618bc63e578SLi Qianruo// fire is both triggers in the group matches (the triggerHitVec bit is asserted)
619bc63e578SLi Qianruo// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i)
620bc63e578SLi Qianruo// Timing of 0 means trap at current inst, 1 means trap at next inst
621bc63e578SLi Qianruo// Chaining and timing and the validness of a trigger is controlled by csr
622bc63e578SLi Qianruo// In two chained triggers, if they have different timing, both won't fire
62384e47f35SLi Qianruo//class TriggerCf (implicit p: Parameters) extends XSBundle {
62484e47f35SLi Qianruo//  val triggerHitVec = Vec(10, Bool())
62584e47f35SLi Qianruo//  val triggerTiming = Vec(10, Bool())
62684e47f35SLi Qianruo//  val triggerChainVec = Vec(5, Bool())
62784e47f35SLi Qianruo//}
62884e47f35SLi Qianruo
62972951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle {
63084e47f35SLi Qianruo  // frontend
63184e47f35SLi Qianruo  val frontendHit = Vec(4, Bool())
632ddb65c47SLi Qianruo//  val frontendTiming = Vec(4, Bool())
633ddb65c47SLi Qianruo//  val frontendHitNext = Vec(4, Bool())
63484e47f35SLi Qianruo
635ddb65c47SLi Qianruo//  val frontendException = Bool()
63684e47f35SLi Qianruo  // backend
63784e47f35SLi Qianruo  val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4)
63884e47f35SLi Qianruo  val backendHit = Vec(6, Bool())
639ddb65c47SLi Qianruo//  val backendTiming = Vec(6, Bool()) // trigger enable fro chain
64084e47f35SLi Qianruo
64184e47f35SLi Qianruo  // Two situations not allowed:
64284e47f35SLi Qianruo  // 1. load data comparison
64384e47f35SLi Qianruo  // 2. store chaining with store
64484e47f35SLi Qianruo  def getHitFrontend = frontendHit.reduce(_ || _)
64584e47f35SLi Qianruo  def getHitBackend = backendHit.reduce(_ || _)
646ddb65c47SLi Qianruo  def hit = getHitFrontend || getHitBackend
647d7dd1af1SLi Qianruo  def clear(): Unit = {
648d7dd1af1SLi Qianruo    frontendHit.foreach(_ := false.B)
649d7dd1af1SLi Qianruo    backendEn.foreach(_ := false.B)
650d7dd1af1SLi Qianruo    backendHit.foreach(_ := false.B)
651d7dd1af1SLi Qianruo  }
65272951335SLi Qianruo}
65372951335SLi Qianruo
654bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR
655bc63e578SLi Qianruo// to Frontend, Load and Store.
65672951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
65772951335SLi Qianruo    val t = Valid(new Bundle {
65872951335SLi Qianruo      val addr = Output(UInt(2.W))
65972951335SLi Qianruo      val tdata = new MatchTriggerIO
66072951335SLi Qianruo    })
66172951335SLi Qianruo  }
66272951335SLi Qianruo
66372951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters)  extends XSBundle {
66472951335SLi Qianruo  val t = Valid(new Bundle {
66572951335SLi Qianruo    val addr = Output(UInt(3.W))
66672951335SLi Qianruo    val tdata = new MatchTriggerIO
66772951335SLi Qianruo  })
66872951335SLi Qianruo}
66972951335SLi Qianruo
67072951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle {
67172951335SLi Qianruo  val matchType = Output(UInt(2.W))
67272951335SLi Qianruo  val select = Output(Bool())
67372951335SLi Qianruo  val timing = Output(Bool())
67472951335SLi Qianruo  val action = Output(Bool())
67572951335SLi Qianruo  val chain = Output(Bool())
67672951335SLi Qianruo  val tdata2 = Output(UInt(64.W))
67772951335SLi Qianruo}
678