xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 884dbb3bb71a6b5da4fdab08d9f270cea3dc7216)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm
6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr
70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
842707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr
9b0ae3ac4SLinJiaweiimport xiangshan.backend.decode.{ImmUnion, XDecode}
105c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
1166b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
12f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
13f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter
14ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst
15f634c609SLingrui98import xiangshan.frontend.GlobalHistory
167447ee13SLingrui98import xiangshan.frontend.RASEntry
17ceaf5e1fSLingrui98import utils._
18b0ae3ac4SLinJiawei
192fbdb79bSLingrui98import scala.math.max
20d471c5aeSLingrui98import Chisel.experimental.chiselName
21*884dbb3bSLinJiaweiimport xiangshan.backend.ftq.FtqPtr
221e3fad10SLinJiawei
235844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
241e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
2528958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
2628958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
274ec80874Szoujr  val pdmask = UInt(PredictWidth.W)
2842696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
2942696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
3028958354Szhanglinjuan  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
3143ad9482SLingrui98  val bpuMeta = Vec(PredictWidth, new BpuMeta)
32a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
335a67e465Szhanglinjuan  val ipf = Bool()
347e6acce3Sjinyue110  val acf = Bool()
355a67e465Szhanglinjuan  val crossPageIPFFix = Bool()
360f94ebecSzoujr  val predTaken = Bool()
371e3fad10SLinJiawei}
381e3fad10SLinJiawei
39627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
403803411bSzhanglinjuan  val valid = Bool()
4135fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
42627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
433803411bSzhanglinjuan}
443803411bSzhanglinjuan
45627c0a19Szhanglinjuanobject ValidUndirectioned {
46627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
47627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
483803411bSzhanglinjuan  }
493803411bSzhanglinjuan}
503803411bSzhanglinjuan
51534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter {
522fbdb79bSLingrui98  def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_)
532fbdb79bSLingrui98  def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_))
542fbdb79bSLingrui98  def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1
552fbdb79bSLingrui98  val tageTaken = if (useSC) Bool() else UInt(0.W)
562fbdb79bSLingrui98  val scUsed    = if (useSC) Bool() else UInt(0.W)
572fbdb79bSLingrui98  val scPred    = if (useSC) Bool() else UInt(0.W)
582fbdb79bSLingrui98  // Suppose ctrbits of all tables are identical
592fbdb79bSLingrui98  val ctrs      = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W))
606b98bdcbSLingrui98  val sumAbs    = if (useSC) UInt(sumCtrBits.W) else UInt(0.W)
612fbdb79bSLingrui98}
622fbdb79bSLingrui98
63f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter {
64627c0a19Szhanglinjuan  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
651e7d14a8Szhanglinjuan  val altDiffers = Bool()
661e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
671e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
68627c0a19Szhanglinjuan  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
696b98bdcbSLingrui98  val taken = Bool()
702fbdb79bSLingrui98  val scMeta = new SCMeta(EnableSC)
711e7d14a8Szhanglinjuan}
721e7d14a8Szhanglinjuan
73d471c5aeSLingrui98@chiselName
74ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst {
75ceaf5e1fSLingrui98  // val redirect = Bool()
76ceaf5e1fSLingrui98  val takens = UInt(PredictWidth.W)
77ceaf5e1fSLingrui98  // val jmpIdx = UInt(log2Up(PredictWidth).W)
78ceaf5e1fSLingrui98  val brMask = UInt(PredictWidth.W)
79ceaf5e1fSLingrui98  val jalMask = UInt(PredictWidth.W)
80ceaf5e1fSLingrui98  val targets = Vec(PredictWidth, UInt(VAddrBits.W))
81ceaf5e1fSLingrui98
82ceaf5e1fSLingrui98  // marks the last 2 bytes of this fetch packet
83ceaf5e1fSLingrui98  // val endsAtTheEndOfFirstBank = Bool()
84ceaf5e1fSLingrui98  // val endsAtTheEndOfLastBank = Bool()
85ceaf5e1fSLingrui98
86576af497SLingrui98  // half RVI could only start at the end of a packet
87576af497SLingrui98  val hasHalfRVI = Bool()
88ceaf5e1fSLingrui98
89ceaf5e1fSLingrui98
90818ec9f9SLingrui98  // assumes that only one of the two conditions could be true
91576af497SLingrui98  def lastHalfRVIMask = Cat(hasHalfRVI.asUInt, 0.U((PredictWidth-1).W))
92ceaf5e1fSLingrui98
93ceaf5e1fSLingrui98  def lastHalfRVIClearMask = ~lastHalfRVIMask
94ceaf5e1fSLingrui98  // is taken from half RVI
95576af497SLingrui98  def lastHalfRVITaken = takens(PredictWidth-1) && hasHalfRVI
96ceaf5e1fSLingrui98
97576af497SLingrui98  def lastHalfRVIIdx = (PredictWidth-1).U
98ceaf5e1fSLingrui98  // should not be used if not lastHalfRVITaken
99576af497SLingrui98  def lastHalfRVITarget = targets(PredictWidth-1)
100ceaf5e1fSLingrui98
101ceaf5e1fSLingrui98  def realTakens  = takens  & lastHalfRVIClearMask
102ceaf5e1fSLingrui98  def realBrMask  = brMask  & lastHalfRVIClearMask
103ceaf5e1fSLingrui98  def realJalMask = jalMask & lastHalfRVIClearMask
104ceaf5e1fSLingrui98
105c0c378b3SLingrui98  def brNotTakens = (~takens & realBrMask)
106ceaf5e1fSLingrui98  def sawNotTakenBr = VecInit((0 until PredictWidth).map(i =>
10744ff7871SLingrui98                       (if (i == 0) false.B else ParallelORR(brNotTakens(i-1,0)))))
108580c7a5eSLingrui98  // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR
10944ff7871SLingrui98  def unmaskedJmpIdx = ParallelPriorityEncoder(takens)
110818ec9f9SLingrui98  // if not taken before the half RVI inst
111576af497SLingrui98  def saveHalfRVI = hasHalfRVI && !(ParallelORR(takens(PredictWidth-2,0)))
112ceaf5e1fSLingrui98  // could get PredictWidth-1 when only the first bank is valid
11344ff7871SLingrui98  def jmpIdx = ParallelPriorityEncoder(realTakens)
114ceaf5e1fSLingrui98  // only used when taken
115c0c378b3SLingrui98  def target = {
116c0c378b3SLingrui98    val generator = new PriorityMuxGenerator[UInt]
117c0c378b3SLingrui98    generator.register(realTakens.asBools, targets, List.fill(PredictWidth)(None))
118c0c378b3SLingrui98    generator()
119c0c378b3SLingrui98  }
12044ff7871SLingrui98  def taken = ParallelORR(realTakens)
12144ff7871SLingrui98  def takenOnBr = taken && ParallelPriorityMux(realTakens, realBrMask.asBools)
12244ff7871SLingrui98  def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(realTakens, sawNotTakenBr), ParallelORR(brNotTakens))
12366b0d0c3Szhanglinjuan}
12466b0d0c3Szhanglinjuan
12543ad9482SLingrui98class BpuMeta extends XSBundle with HasBPUParameter {
12653bf6077SLingrui98  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
127e3aeae54SLingrui98  val ubtbHits = Bool()
12853bf6077SLingrui98  val btbWriteWay = UInt(log2Up(BtbWays).W)
129035fad39SGouLingrui  val btbHitJal = Bool()
130e3aeae54SLingrui98  val bimCtr = UInt(2.W)
131f226232fSzhanglinjuan  val tageMeta = new TageMeta
1327d053a60Szhanglinjuan  val specCnt = UInt(10.W)
133f634c609SLingrui98  // for global history
13403746a0dSLingrui98  val predTaken = Bool()
1354a5c1190SGouLingrui  val sawNotTakenBranch = Bool()
136f226232fSzhanglinjuan
1373a48285bSGouLingrui  val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1383a48285bSGouLingrui  val debug_btb_cycle  = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1393a48285bSGouLingrui  val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
140ec776fa0SLingrui98
1417d793c5aSzoujr  val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor}
1427d793c5aSzoujr
143f634c609SLingrui98  // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
144f634c609SLingrui98  //   this.histPtr := histPtr
145f634c609SLingrui98  //   this.tageMeta := tageMeta
146f634c609SLingrui98  //   this.rasSp := rasSp
147f634c609SLingrui98  //   this.rasTopCtr := rasTopCtr
148f634c609SLingrui98  //   this.asUInt
149f634c609SLingrui98  // }
150f226232fSzhanglinjuan  def size = 0.U.asTypeOf(this).getWidth
151f226232fSzhanglinjuan  def fromUInt(x: UInt) = x.asTypeOf(this)
15266b0d0c3Szhanglinjuan}
15366b0d0c3Szhanglinjuan
15404fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst {
155ceaf5e1fSLingrui98  val hasLastHalfRVI = Bool()
1566215f044SLingrui98  val mask = UInt(PredictWidth.W)
157576af497SLingrui98  val lastHalf = Bool()
1586215f044SLingrui98  val pd = Vec(PredictWidth, (new PreDecodeInfo))
1596fb61704Szhanglinjuan}
1606fb61704Szhanglinjuan
1617d793c5aSzoujrclass CfiUpdateInfo extends XSBundle with HasBPUParameter {
162f226232fSzhanglinjuan  // from backend
16369cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
164f226232fSzhanglinjuan  // frontend -> backend -> frontend
165f226232fSzhanglinjuan  val pd = new PreDecodeInfo
16643ad9482SLingrui98  val bpuMeta = new BpuMeta
1678a5e9243SLinJiawei  val rasSp = UInt(log2Up(RasSize).W)
1688a5e9243SLinJiawei  val rasTopCtr = UInt(8.W)
1698a5e9243SLinJiawei  val rasToqAddr = UInt(VAddrBits.W)
1708a5e9243SLinJiawei  val hist = new GlobalHistory
1718a5e9243SLinJiawei  val predHist = new GlobalHistory
172fe3a74fcSYinan Xu  // need pipeline update
173*884dbb3bSLinJiawei  val target = UInt(VAddrBits.W)
1749a2e6b8aSLinJiawei  val taken = Bool()
175b2e6921eSLinJiawei  val isMisPred = Bool()
176b2e6921eSLinJiawei}
177b2e6921eSLinJiawei
1785844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
1795844fcf0SLinJiaweiclass CtrlFlow extends XSBundle {
1805844fcf0SLinJiawei  val instr = UInt(32.W)
1815844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
182baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
1835844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
18443ad9482SLingrui98  val brUpdate = new CfiUpdateInfo
185c84054caSLinJiawei  val crossPageIPFFix = Bool()
186*884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
187*884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1885844fcf0SLinJiawei}
1895844fcf0SLinJiawei
1908a5e9243SLinJiaweiclass FtqEntry extends XSBundle {
191ec778fd0SLingrui98    // fetch pc, pc of each inst could be generated by concatenation
192*884dbb3bSLinJiawei    val ftqPC    = UInt((VAddrBits - log2Up(PredictWidth) - instOffsetBits).W)
193ec778fd0SLingrui98
194ec778fd0SLingrui98    // prediction metas
195ec778fd0SLingrui98    val hist = new GlobalHistory
196ec778fd0SLingrui98    val predHist = new GlobalHistory
197ec778fd0SLingrui98    val rasSp = UInt(log2Ceil(RasSize).W)
198ec778fd0SLingrui98    val rasTop = new RASEntry()
199ec778fd0SLingrui98    val metas = Vec(PredictWidth, new BpuMeta)
200ec778fd0SLingrui98
201ec778fd0SLingrui98    val brMask = UInt(PredictWidth.W)
202ec778fd0SLingrui98    val jalMask = UInt(PredictWidth.W)
203ec778fd0SLingrui98
204ec778fd0SLingrui98    val mispred = UInt(PredictWidth.W)
205ec778fd0SLingrui98}
206ec778fd0SLingrui98
207ec778fd0SLingrui98
208579b9f28SLinJiawei
209579b9f28SLinJiaweiclass FPUCtrlSignals extends XSBundle {
2102ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
2112ce29ed6SLinJiawei	val typeTagIn = UInt(2.W)
2122ce29ed6SLinJiawei	val typeTagOut = UInt(2.W)
2132ce29ed6SLinJiawei  val fromInt = Bool()
2142ce29ed6SLinJiawei  val wflags = Bool()
2152ce29ed6SLinJiawei  val fpWen = Bool()
2162ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
2172ce29ed6SLinJiawei  val div = Bool()
2182ce29ed6SLinJiawei  val sqrt = Bool()
2192ce29ed6SLinJiawei  val fcvt = Bool()
2202ce29ed6SLinJiawei  val typ = UInt(2.W)
2212ce29ed6SLinJiawei  val fmt = UInt(2.W)
2222ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
223579b9f28SLinJiawei}
224579b9f28SLinJiawei
2255844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
2265844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
2279a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
2289a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
2299a2e6b8aSLinJiawei  val ldest = UInt(5.W)
2309a2e6b8aSLinJiawei  val fuType = FuType()
2319a2e6b8aSLinJiawei  val fuOpType = FuOpType()
2329a2e6b8aSLinJiawei  val rfWen = Bool()
2339a2e6b8aSLinJiawei  val fpWen = Bool()
2349a2e6b8aSLinJiawei  val isXSTrap = Bool()
2352d366136SLinJiawei  val noSpecExec = Bool()  // wait forward
2362d366136SLinJiawei  val blockBackward  = Bool()  // block backward
23745a56a29SZhangZifei  val flushPipe  = Bool()  // This inst will flush all the pipe when commit, like exception but can commit
238db34a189SLinJiawei  val isRVF = Bool()
239c2a8ae00SYikeZhou  val selImm = SelImm()
240b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
241a3edac52SYinan Xu  val commitType = CommitType()
242579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
243be25371aSYikeZhou
244be25371aSYikeZhou  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = {
245be25371aSYikeZhou    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
246be25371aSYikeZhou    val signals =
2474d24c305SYikeZhou      Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen,
248c2a8ae00SYikeZhou          isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
249be25371aSYikeZhou    signals zip decoder map { case(s, d) => s := d }
2504d24c305SYikeZhou    commitType := DontCare
251be25371aSYikeZhou    this
252be25371aSYikeZhou  }
2535844fcf0SLinJiawei}
2545844fcf0SLinJiawei
2555844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
2565844fcf0SLinJiawei  val cf = new CtrlFlow
2575844fcf0SLinJiawei  val ctrl = new CtrlSignals
258bfa4b2b4SLinJiawei  val brTag = new BrqPtr
2595844fcf0SLinJiawei}
2605844fcf0SLinJiawei
261ba4100caSYinan Xuclass PerfDebugInfo extends XSBundle {
262ba4100caSYinan Xu  // val fetchTime = UInt(64.W)
263ba4100caSYinan Xu  val renameTime = UInt(64.W)
2647cef916fSYinan Xu  val dispatchTime = UInt(64.W)
265ba4100caSYinan Xu  val issueTime = UInt(64.W)
266ba4100caSYinan Xu  val writebackTime = UInt(64.W)
2677cef916fSYinan Xu  // val commitTime = UInt(64.W)
268ba4100caSYinan Xu}
269ba4100caSYinan Xu
27048d1472eSWilliam Wang// Separate LSQ
271fe6452fcSYinan Xuclass LSIdx extends XSBundle {
272915c0dd4SYinan Xu  val lqIdx = new LqPtr
2735c1ae31bSYinan Xu  val sqIdx = new SqPtr
27424726fbfSWilliam Wang}
27524726fbfSWilliam Wang
276b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
277fe6452fcSYinan Xuclass MicroOp extends CfCtrl {
2789a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
2799a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
28042707b3bSYinan Xu  val roqIdx = new RoqPtr
281fe6452fcSYinan Xu  val lqIdx = new LqPtr
282fe6452fcSYinan Xu  val sqIdx = new SqPtr
283355fcd20SAllen  val diffTestDebugLrScValid = Bool()
2847cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
2855844fcf0SLinJiawei}
2865844fcf0SLinJiawei
2874d8e0a7fSYinan Xuclass Redirect extends XSBundle {
28842707b3bSYinan Xu  val roqIdx = new RoqPtr
289bfb958a3SYinan Xu  val level = RedirectLevel()
290bfb958a3SYinan Xu  val interrupt = Bool()
291b2e6921eSLinJiawei  val pc = UInt(VAddrBits.W)
292b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
293b2e6921eSLinJiawei  val brTag = new BrqPtr
294bfb958a3SYinan Xu
295bfb958a3SYinan Xu  def isUnconditional() = RedirectLevel.isUnconditional(level)
296bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
297bfb958a3SYinan Xu  def isException() = RedirectLevel.isException(level)
298a25b1bceSLinJiawei}
299a25b1bceSLinJiawei
3005844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
3015c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
3025c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
3035c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
3045844fcf0SLinJiawei}
3055844fcf0SLinJiawei
30660deaca2SLinJiaweiclass ReplayPregReq extends XSBundle {
30760deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
30860deaca2SLinJiawei  val isInt = Bool()
30960deaca2SLinJiawei  val isFp = Bool()
31060deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
3115844fcf0SLinJiawei}
3125844fcf0SLinJiawei
313e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
31472235fa4SWilliam Wang  val isMMIO = Bool()
3158635f18fSwangkaifan  val isPerfCnt = Bool()
316e402d94eSWilliam Wang}
3175844fcf0SLinJiawei
3185844fcf0SLinJiaweiclass ExuInput extends XSBundle {
3195844fcf0SLinJiawei  val uop = new MicroOp
3209684eb4fSLinJiawei  val src1, src2, src3 = UInt((XLEN+1).W)
3215844fcf0SLinJiawei}
3225844fcf0SLinJiawei
3235844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
3245844fcf0SLinJiawei  val uop = new MicroOp
3259684eb4fSLinJiawei  val data = UInt((XLEN+1).W)
3267f1506e3SLinJiawei  val fflags  = UInt(5.W)
32797cfa7f8SLinJiawei  val redirectValid = Bool()
32897cfa7f8SLinJiawei  val redirect = new Redirect
32943ad9482SLingrui98  val brUpdate = new CfiUpdateInfo
330e402d94eSWilliam Wang  val debug = new DebugBundle
3315844fcf0SLinJiawei}
3325844fcf0SLinJiawei
33335bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle {
33435bfeecbSYinan Xu  val mtip = Input(Bool())
33535bfeecbSYinan Xu  val msip = Input(Bool())
33635bfeecbSYinan Xu  val meip = Input(Bool())
3375844fcf0SLinJiawei}
3385844fcf0SLinJiawei
33935bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle {
34035bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
3413fa7b737SYinan Xu  val isInterrupt = Input(Bool())
34235bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
34335bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
34435bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
34535bfeecbSYinan Xu  val interrupt = Output(Bool())
34635bfeecbSYinan Xu}
34735bfeecbSYinan Xu
348fe6452fcSYinan Xuclass RoqCommitInfo extends XSBundle {
349fe6452fcSYinan Xu  val ldest = UInt(5.W)
350fe6452fcSYinan Xu  val rfWen = Bool()
351fe6452fcSYinan Xu  val fpWen = Bool()
352a1fd7de4SLinJiawei  val wflags = Bool()
353fe6452fcSYinan Xu  val commitType = CommitType()
354fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
355fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
356fe6452fcSYinan Xu  val lqIdx = new LqPtr
357fe6452fcSYinan Xu  val sqIdx = new SqPtr
358*884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
359*884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
3605844fcf0SLinJiawei
3619ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3629ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
363fe6452fcSYinan Xu}
3645844fcf0SLinJiawei
36521e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle {
36621e7a6c5SYinan Xu  val isWalk = Output(Bool())
36721e7a6c5SYinan Xu  val valid = Vec(CommitWidth, Output(Bool()))
368fe6452fcSYinan Xu  val info = Vec(CommitWidth, Output(new RoqCommitInfo))
36921e7a6c5SYinan Xu
37021e7a6c5SYinan Xu  def hasWalkInstr = isWalk && valid.asUInt.orR
37121e7a6c5SYinan Xu  def hasCommitInstr = !isWalk && valid.asUInt.orR
3725844fcf0SLinJiawei}
3735844fcf0SLinJiawei
37442707b3bSYinan Xuclass TlbFeedback extends XSBundle {
37542707b3bSYinan Xu  val roqIdx = new RoqPtr
376037a131fSWilliam Wang  val hit = Bool()
377037a131fSWilliam Wang}
378037a131fSWilliam Wang
3795844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
3805844fcf0SLinJiawei  // to backend end
3815844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
3828a5e9243SLinJiawei  val fetchInfo = DecoupledIO(new FtqEntry)
3835844fcf0SLinJiawei  // from backend
384*884dbb3bSLinJiawei  val redirect_cfiUpdate = Flipped(ValidIO(new CfiUpdateInfo))
385*884dbb3bSLinJiawei  val commit_cfiUpdate = Flipped(Vec(CommitWidth, ValidIO(new CfiUpdateInfo)))
3861e3fad10SLinJiawei}
387fcff7e94SZhangZifei
388fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle {
389fcff7e94SZhangZifei  val satp = new Bundle {
390fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
391fcff7e94SZhangZifei    val asid = UInt(16.W)
392fcff7e94SZhangZifei    val ppn  = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
393fcff7e94SZhangZifei  }
394fcff7e94SZhangZifei  val priv = new Bundle {
395fcff7e94SZhangZifei    val mxr = Bool()
396fcff7e94SZhangZifei    val sum = Bool()
397fcff7e94SZhangZifei    val imode = UInt(2.W)
398fcff7e94SZhangZifei    val dmode = UInt(2.W)
399fcff7e94SZhangZifei  }
4008fc4e859SZhangZifei
4018fc4e859SZhangZifei  override def toPrintable: Printable = {
4028fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
4038fc4e859SZhangZifei    p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
4048fc4e859SZhangZifei  }
405fcff7e94SZhangZifei}
406fcff7e94SZhangZifei
407fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle {
408fcff7e94SZhangZifei  val valid = Bool()
409fcff7e94SZhangZifei  val bits = new Bundle {
410fcff7e94SZhangZifei    val rs1 = Bool()
411fcff7e94SZhangZifei    val rs2 = Bool()
412fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
413fcff7e94SZhangZifei  }
4148fc4e859SZhangZifei
4158fc4e859SZhangZifei  override def toPrintable: Printable = {
4168fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
4178fc4e859SZhangZifei  }
418fcff7e94SZhangZifei}
419