1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 191e3fad10SLinJiaweiimport chisel3._ 205844fcf0SLinJiaweiimport chisel3.util._ 219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO 23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 27bcce877bSYinan Xuimport xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 287447ee13SLingrui98import xiangshan.frontend.RASEntry 292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr 31c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr 32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead 33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO 34ceaf5e1fSLingrui98import utils._ 353c02ee8fSwakafaimport utility._ 36b0ae3ac4SLinJiawei 372fbdb79bSLingrui98import scala.math.max 38d471c5aeSLingrui98import Chisel.experimental.chiselName 392225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 4088825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt 41bcce877bSYinan Xuimport xiangshan.backend.exu.ExuConfig 42b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry 4314a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry 44dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories 4567402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 461e3fad10SLinJiawei 47627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 483803411bSzhanglinjuan val valid = Bool() 4935fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 50fe211d16SLinJiawei 513803411bSzhanglinjuan} 523803411bSzhanglinjuan 53627c0a19Szhanglinjuanobject ValidUndirectioned { 54627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 55627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 563803411bSzhanglinjuan } 573803411bSzhanglinjuan} 583803411bSzhanglinjuan 591b7adedcSWilliam Wangobject RSFeedbackType { 6067682d05SWilliam Wang val tlbMiss = 0.U(3.W) 6167682d05SWilliam Wang val mshrFull = 1.U(3.W) 6267682d05SWilliam Wang val dataInvalid = 2.U(3.W) 6367682d05SWilliam Wang val bankConflict = 3.U(3.W) 6467682d05SWilliam Wang val ldVioCheckRedo = 4.U(3.W) 651b7adedcSWilliam Wang 66eb163ef0SHaojin Tang val feedbackInvalid = 7.U(3.W) 67eb163ef0SHaojin Tang 6867682d05SWilliam Wang def apply() = UInt(3.W) 691b7adedcSWilliam Wang} 701b7adedcSWilliam Wang 712225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 72097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 73097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 74097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 7551b2a476Szoujr} 7651b2a476Szoujr 772225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 78f226232fSzhanglinjuan // from backend 7969cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 80f226232fSzhanglinjuan // frontend -> backend -> frontend 81f226232fSzhanglinjuan val pd = new PreDecodeInfo 828a5e9243SLinJiawei val rasSp = UInt(log2Up(RasSize).W) 832e947747SLinJiawei val rasEntry = new RASEntry 84c2ad24ebSLingrui98 // val hist = new ShiftingGlobalHistory 85dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 8667402d75SLingrui98 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 8767402d75SLingrui98 val lastBrNumOH = UInt((numBr+1).W) 88b37e4b45SLingrui98 val ghr = UInt(UbtbGHRLength.W) 89c2ad24ebSLingrui98 val histPtr = new CGHPtr 90e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 91fe3a74fcSYinan Xu // need pipeline update 928a597714Szoujr val br_hit = Bool() 932e947747SLinJiawei val predTaken = Bool() 94b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 959a2e6b8aSLinJiawei val taken = Bool() 96b2e6921eSLinJiawei val isMisPred = Bool() 97d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 98d0527adfSzoujr val addIntoHist = Bool() 9914a6653fSLingrui98 10014a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 101c2ad24ebSLingrui98 // this.hist := entry.ghist 102dd6c0695SLingrui98 this.folded_hist := entry.folded_hist 10367402d75SLingrui98 this.lastBrNumOH := entry.lastBrNumOH 10467402d75SLingrui98 this.afhob := entry.afhob 105c2ad24ebSLingrui98 this.histPtr := entry.histPtr 10614a6653fSLingrui98 this.rasSp := entry.rasSp 107c2d1ec7dSLingrui98 this.rasEntry := entry.rasTop 10814a6653fSLingrui98 this 10914a6653fSLingrui98 } 110b2e6921eSLinJiawei} 111b2e6921eSLinJiawei 1125844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 113de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1145844fcf0SLinJiawei val instr = UInt(32.W) 1155844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 116de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 117baf8def6SYinan Xu val exceptionVec = ExceptionVec() 11872951335SLi Qianruo val trigger = new TriggerCf 119faf3cfa9SLinJiawei val pd = new PreDecodeInfo 120cde9280dSLinJiawei val pred_taken = Bool() 121c84054caSLinJiawei val crossPageIPFFix = Bool() 122de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 123980c1bc3SWilliam Wang val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 124d1fe0262SWilliam Wang // Load wait is needed 125d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 126d1fe0262SWilliam Wang val loadWaitBit = Bool() 127d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 128d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 129d1fe0262SWilliam Wang val loadWaitStrict = Bool() 130de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 131884dbb3bSLinJiawei val ftqPtr = new FtqPtr 132884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1335844fcf0SLinJiawei} 1345844fcf0SLinJiawei 13572951335SLi Qianruo 1362225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1372ce29ed6SLinJiawei val isAddSub = Bool() // swap23 138dc597826SJiawei Lin val typeTagIn = UInt(1.W) 139dc597826SJiawei Lin val typeTagOut = UInt(1.W) 1402ce29ed6SLinJiawei val fromInt = Bool() 1412ce29ed6SLinJiawei val wflags = Bool() 1422ce29ed6SLinJiawei val fpWen = Bool() 1432ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1442ce29ed6SLinJiawei val div = Bool() 1452ce29ed6SLinJiawei val sqrt = Bool() 1462ce29ed6SLinJiawei val fcvt = Bool() 1472ce29ed6SLinJiawei val typ = UInt(2.W) 1482ce29ed6SLinJiawei val fmt = UInt(2.W) 1492ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 150e6c6b64fSLinJiawei val rm = UInt(3.W) 151579b9f28SLinJiawei} 152579b9f28SLinJiawei 1538a264e15Smaliaoclass VType(implicit p: Parameters) extends XSBundle { 1548a264e15Smaliao val vma = Bool() 1558a264e15Smaliao val vta = Bool() 1568a264e15Smaliao val vsew = UInt(3.W) 1578a264e15Smaliao val vlmul = UInt(3.W) 1588a264e15Smaliao} 1598a264e15Smaliao 1608a264e15Smaliaoclass VConfig(implicit p: Parameters) extends XSBundle { 1618a264e15Smaliao val vl = UInt(8.W) 1628a264e15Smaliao val vtype = new VType 1638a264e15Smaliao} 1648a264e15Smaliao 1655844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1662225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 1678744445eSMaxpicca-Li val debug_globalID = UInt(XLEN.W) 168a7a8a6ccSHaojin Tang val srcType = Vec(4, SrcType()) 169a7a8a6ccSHaojin Tang val lsrc = Vec(4, UInt(6.W)) 170a7a8a6ccSHaojin Tang val ldest = UInt(6.W) 1719a2e6b8aSLinJiawei val fuType = FuType() 1729a2e6b8aSLinJiawei val fuOpType = FuOpType() 1739a2e6b8aSLinJiawei val rfWen = Bool() 1749a2e6b8aSLinJiawei val fpWen = Bool() 175deb6421eSHaojin Tang val vecWen = Bool() 1760f038924SZhangZifei def fpVecWen = fpWen || vecWen 1779a2e6b8aSLinJiawei val isXSTrap = Bool() 1782d366136SLinJiawei val noSpecExec = Bool() // wait forward 1792d366136SLinJiawei val blockBackward = Bool() // block backward 18045a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 181acbea6c4SzhanglyGit val uopDivType = UopDivType() 182c2a8ae00SYikeZhou val selImm = SelImm() 183b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 184a3edac52SYinan Xu val commitType = CommitType() 185579b9f28SLinJiawei val fpu = new FPUCtrlSignals 1864aa9ed34Sfdy val uopIdx = UInt(5.W) 1878a264e15Smaliao val vconfig = new VConfig 188aac4464eSYinan Xu val isMove = Bool() 189d4aca96cSlqre val singleStep = Bool() 190c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 191c88c3a2aSYinan Xu // then replay from this inst itself 192c88c3a2aSYinan Xu val replayInst = Bool() 193be25371aSYikeZhou 19457a10886SXuan Hu private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen, 195acbea6c4SzhanglyGit isXSTrap, noSpecExec, blockBackward, flushPipe, uopDivType, selImm) 19688825c5cSYinan Xu 19788825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 19857a10886SXuan Hu val decoder: Seq[UInt] = ListLookup( 19957a10886SXuan Hu inst, XDecode.decodeDefault.map(bitPatToUInt), 20057a10886SXuan Hu table.map{ case (pat, pats) => (pat, pats.map(bitPatToUInt)) }.toArray 20157a10886SXuan Hu ) 20288825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 2034d24c305SYikeZhou commitType := DontCare 204be25371aSYikeZhou this 205be25371aSYikeZhou } 20688825c5cSYinan Xu 20788825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 20888825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 20988825c5cSYinan Xu this 21088825c5cSYinan Xu } 211b6900d94SYinan Xu 212b6900d94SYinan Xu def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 213f025d715SYinan Xu def isSoftPrefetch: Bool = { 214f025d715SYinan Xu fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 215f025d715SYinan Xu } 2165844fcf0SLinJiawei} 2175844fcf0SLinJiawei 2182225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 2195844fcf0SLinJiawei val cf = new CtrlFlow 2205844fcf0SLinJiawei val ctrl = new CtrlSignals 2215844fcf0SLinJiawei} 2225844fcf0SLinJiawei 2232225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 2248b8e745dSYikeZhou val eliminatedMove = Bool() 2258744445eSMaxpicca-Li // val fetchTime = UInt(XLEN.W) 226ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 227ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 228ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 229ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 230ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 231ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 2328744445eSMaxpicca-Li // val commitTime = UInt(XLEN.W) 2338744445eSMaxpicca-Li val runahead_checkpoint_id = UInt(XLEN.W) 2348744445eSMaxpicca-Li val tlbFirstReqTime = UInt(XLEN.W) 2358744445eSMaxpicca-Li val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit) 236ba4100caSYinan Xu} 237ba4100caSYinan Xu 23848d1472eSWilliam Wang// Separate LSQ 2392225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 240915c0dd4SYinan Xu val lqIdx = new LqPtr 2415c1ae31bSYinan Xu val sqIdx = new SqPtr 24224726fbfSWilliam Wang} 24324726fbfSWilliam Wang 244b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2452225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 246a7a8a6ccSHaojin Tang val srcState = Vec(4, SrcState()) 247a7a8a6ccSHaojin Tang val psrc = Vec(4, UInt(PhyRegIdxWidth.W)) 24820e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 24920e31bd1SYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 2509aca92b9SYinan Xu val robIdx = new RobPtr 251fe6452fcSYinan Xu val lqIdx = new LqPtr 252fe6452fcSYinan Xu val sqIdx = new SqPtr 2538b8e745dSYikeZhou val eliminatedMove = Bool() 2547cef916fSYinan Xu val debugInfo = new PerfDebugInfo 2559d4e1137SYinan Xu def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 256bcce877bSYinan Xu val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 257bcce877bSYinan Xu val readReg = if (isFp) { 258bcce877bSYinan Xu ctrl.srcType(index) === SrcType.fp 259bcce877bSYinan Xu } else { 260bcce877bSYinan Xu ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 261a338f247SYinan Xu } 262bcce877bSYinan Xu readReg && stateReady 263a338f247SYinan Xu } 2645c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 265c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2665c7674feSYinan Xu } 2676ab6918fSYinan Xu def clearExceptions( 2686ab6918fSYinan Xu exceptionBits: Seq[Int] = Seq(), 2696ab6918fSYinan Xu flushPipe: Boolean = false, 2706ab6918fSYinan Xu replayInst: Boolean = false 2716ab6918fSYinan Xu ): MicroOp = { 2726ab6918fSYinan Xu cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 2736ab6918fSYinan Xu if (!flushPipe) { ctrl.flushPipe := false.B } 2746ab6918fSYinan Xu if (!replayInst) { ctrl.replayInst := false.B } 275c88c3a2aSYinan Xu this 276c88c3a2aSYinan Xu } 277a19215ddSYinan Xu // Assume only the LUI instruction is decoded with IMM_U in ALU. 278a19215ddSYinan Xu def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 279bcce877bSYinan Xu // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 280bcce877bSYinan Xu def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 281bcce877bSYinan Xu successor.map{ case (src, srcType) => 282bcce877bSYinan Xu val pdestMatch = pdest === src 283bcce877bSYinan Xu // For state: no need to check whether src is x0/imm/pc because they are always ready. 284bcce877bSYinan Xu val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 2850f038924SZhangZifei // FIXME: divide fpMatch and vecMatch then 286bcce877bSYinan Xu val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 287cbd13d6eSZhangZifei val vecMatch = if (exuCfg.readVecRf) ctrl.vecWen else false.B 2880f038924SZhangZifei val allIntFpVec = exuCfg.readIntRf && exuCfg.readFpVecRf 2890f038924SZhangZifei val allStateMatch = Mux(SrcType.isVp(srcType), vecMatch, Mux(SrcType.isFp(srcType), fpMatch, rfStateMatch)) 2900f038924SZhangZifei val stateCond = pdestMatch && (if (allIntFpVec) allStateMatch else rfStateMatch || fpMatch || vecMatch) 291bcce877bSYinan Xu // For data: types are matched and int pdest is not $zero. 292bcce877bSYinan Xu val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 2930f038924SZhangZifei val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType) || vecMatch && SrcType.isVp(srcType)) 294bcce877bSYinan Xu (stateCond, dataCond) 295bcce877bSYinan Xu } 296bcce877bSYinan Xu } 297bcce877bSYinan Xu // This MicroOp is used to wakeup another uop (the successor: MicroOp). 298bcce877bSYinan Xu def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 299bcce877bSYinan Xu wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 300bcce877bSYinan Xu } 30174515c5aSYinan Xu def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 3025844fcf0SLinJiawei} 3035844fcf0SLinJiawei 30446f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 305de169c67SWilliam Wang val uop = new MicroOp 30646f74b57SHaojin Tang} 30746f74b57SHaojin Tang 30846f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 309de169c67SWilliam Wang val flag = UInt(1.W) 310de169c67SWilliam Wang} 311de169c67SWilliam Wang 3122225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 3139aca92b9SYinan Xu val robIdx = new RobPtr 31436d7aed5SLinJiawei val ftqIdx = new FtqPtr 31536d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 316bfb958a3SYinan Xu val level = RedirectLevel() 317bfb958a3SYinan Xu val interrupt = Bool() 318c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 319bfb958a3SYinan Xu 320de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 321de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 322fe211d16SLinJiawei 32320edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 32420edb3f7SWilliam Wang 3252d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 326bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 3272d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 328a25b1bceSLinJiawei} 329a25b1bceSLinJiawei 3302225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 3315c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 3325c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 3335c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 3345844fcf0SLinJiawei} 3355844fcf0SLinJiawei 3362b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 33760deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 33860deaca2SLinJiawei val isInt = Bool() 33960deaca2SLinJiawei val isFp = Bool() 34060deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3415844fcf0SLinJiawei} 3425844fcf0SLinJiawei 3432225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 34472235fa4SWilliam Wang val isMMIO = Bool() 3458635f18fSwangkaifan val isPerfCnt = Bool() 3468b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 34772951335SLi Qianruo val vaddr = UInt(VAddrBits.W) 3488744445eSMaxpicca-Li /* add L/S inst info in EXU */ 3498744445eSMaxpicca-Li // val L1toL2TlbLatency = UInt(XLEN.W) 3508744445eSMaxpicca-Li // val levelTlbHit = UInt(2.W) 351e402d94eSWilliam Wang} 3525844fcf0SLinJiawei 35340a70bd6SZhangZifeiclass ExuInput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 35440a70bd6SZhangZifei val dataWidth = if (isVpu) VLEN else XLEN 35540a70bd6SZhangZifei 356*822120dfSczw val src = Vec(4, UInt(dataWidth.W)) 3575844fcf0SLinJiawei} 3585844fcf0SLinJiawei 35940a70bd6SZhangZifeiclass ExuOutput(isVpu: Boolean = false)(implicit p: Parameters) extends XSBundleWithMicroOp { 36040a70bd6SZhangZifei val dataWidth = if (isVpu) VLEN else XLEN 36140a70bd6SZhangZifei 36240a70bd6SZhangZifei val data = UInt(dataWidth.W) 3637f1506e3SLinJiawei val fflags = UInt(5.W) 36497cfa7f8SLinJiawei val redirectValid = Bool() 36597cfa7f8SLinJiawei val redirect = new Redirect 366e402d94eSWilliam Wang val debug = new DebugBundle 3675844fcf0SLinJiawei} 3685844fcf0SLinJiawei 3692225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 37035bfeecbSYinan Xu val mtip = Input(Bool()) 37135bfeecbSYinan Xu val msip = Input(Bool()) 37235bfeecbSYinan Xu val meip = Input(Bool()) 373b3d79b37SYinan Xu val seip = Input(Bool()) 374d4aca96cSlqre val debug = Input(Bool()) 3755844fcf0SLinJiawei} 3765844fcf0SLinJiawei 3772225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 37835bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3793fa7b737SYinan Xu val isInterrupt = Input(Bool()) 38035bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 38135bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 38235bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 38335bfeecbSYinan Xu val interrupt = Output(Bool()) 38435bfeecbSYinan Xu} 38535bfeecbSYinan Xu 38646f74b57SHaojin Tangclass ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 3873a474d38SYinan Xu val isInterrupt = Bool() 3883a474d38SYinan Xu} 3893a474d38SYinan Xu 3909aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle { 391a7a8a6ccSHaojin Tang val ldest = UInt(6.W) 392fe6452fcSYinan Xu val rfWen = Bool() 393fe6452fcSYinan Xu val fpWen = Bool() 394deb6421eSHaojin Tang val vecWen = Bool() 3950f038924SZhangZifei def fpVecWen = fpWen || vecWen 396a1fd7de4SLinJiawei val wflags = Bool() 397fe6452fcSYinan Xu val commitType = CommitType() 398fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 399fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 400884dbb3bSLinJiawei val ftqIdx = new FtqPtr 401884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 402ccfddc82SHaojin Tang val isMove = Bool() 4035844fcf0SLinJiawei 4049ecac1e8SYinan Xu // these should be optimized for synthesis verilog 4059ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 4064aa9ed34Sfdy 4074aa9ed34Sfdy val uopIdx = UInt(5.W) 4088a264e15Smaliao val vconfig = new VConfig 409fe6452fcSYinan Xu} 4105844fcf0SLinJiawei 4119aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 412ccfddc82SHaojin Tang val isCommit = Bool() 413ccfddc82SHaojin Tang val commitValid = Vec(CommitWidth, Bool()) 4146474c47fSYinan Xu 415ccfddc82SHaojin Tang val isWalk = Bool() 416c51eab43SYinan Xu // valid bits optimized for walk 417ccfddc82SHaojin Tang val walkValid = Vec(CommitWidth, Bool()) 4186474c47fSYinan Xu 419ccfddc82SHaojin Tang val info = Vec(CommitWidth, new RobCommitInfo) 42021e7a6c5SYinan Xu 4216474c47fSYinan Xu def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR 4226474c47fSYinan Xu def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR 4235844fcf0SLinJiawei} 4245844fcf0SLinJiawei 4251b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 42664e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 427037a131fSWilliam Wang val hit = Bool() 42862f57a35SLemover val flushState = Bool() 4291b7adedcSWilliam Wang val sourceType = RSFeedbackType() 430c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 431037a131fSWilliam Wang} 432037a131fSWilliam Wang 433d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 434d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 435d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 436d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 437d87b76aaSWilliam Wang val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 438d87b76aaSWilliam Wang val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 439d87b76aaSWilliam Wang val isFirstIssue = Input(Bool()) 440d87b76aaSWilliam Wang} 441d87b76aaSWilliam Wang 442f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 4435844fcf0SLinJiawei // to backend end 4445844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 445f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 4465844fcf0SLinJiawei // from backend 447f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 4481e3fad10SLinJiawei} 449fcff7e94SZhangZifei 450f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle { 45145f497a4Shappy-lx val mode = UInt(4.W) 45245f497a4Shappy-lx val asid = UInt(16.W) 45345f497a4Shappy-lx val ppn = UInt(44.W) 45445f497a4Shappy-lx} 45545f497a4Shappy-lx 456f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct { 45745f497a4Shappy-lx val changed = Bool() 45845f497a4Shappy-lx 45945f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 46045f497a4Shappy-lx require(satp_value.getWidth == XLEN) 46145f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 46245f497a4Shappy-lx mode := sa.mode 46345f497a4Shappy-lx asid := sa.asid 464f1fe8698SLemover ppn := Cat(0.U(44-PAddrBits), sa.ppn(PAddrBits-1, 0)).asUInt() 46545f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 46645f497a4Shappy-lx } 467fcff7e94SZhangZifei} 468f1fe8698SLemover 469f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 470f1fe8698SLemover val satp = new TlbSatpBundle() 471fcff7e94SZhangZifei val priv = new Bundle { 472fcff7e94SZhangZifei val mxr = Bool() 473fcff7e94SZhangZifei val sum = Bool() 474fcff7e94SZhangZifei val imode = UInt(2.W) 475fcff7e94SZhangZifei val dmode = UInt(2.W) 476fcff7e94SZhangZifei } 4778fc4e859SZhangZifei 4788fc4e859SZhangZifei override def toPrintable: Printable = { 4798fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 4808fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4818fc4e859SZhangZifei } 482fcff7e94SZhangZifei} 483fcff7e94SZhangZifei 4842225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 485fcff7e94SZhangZifei val valid = Bool() 486fcff7e94SZhangZifei val bits = new Bundle { 487fcff7e94SZhangZifei val rs1 = Bool() 488fcff7e94SZhangZifei val rs2 = Bool() 489fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 49045f497a4Shappy-lx val asid = UInt(AsidLength.W) 491f1fe8698SLemover val flushPipe = Bool() 492fcff7e94SZhangZifei } 4938fc4e859SZhangZifei 4948fc4e859SZhangZifei override def toPrintable: Printable = { 495f1fe8698SLemover p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}" 4968fc4e859SZhangZifei } 497fcff7e94SZhangZifei} 498a165bd69Swangkaifan 499de169c67SWilliam Wang// Bundle for load violation predictor updating 500de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 5012b8b2e7aSWilliam Wang val valid = Bool() 502de169c67SWilliam Wang 503de169c67SWilliam Wang // wait table update 504de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 5052b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 506de169c67SWilliam Wang 507de169c67SWilliam Wang // store set update 508de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 509de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 510de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 5112b8b2e7aSWilliam Wang} 5122b8b2e7aSWilliam Wang 5132225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 5142b8b2e7aSWilliam Wang // Prefetcher 515ecccf78fSJay val l1I_pf_enable = Output(Bool()) 5162b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 51785de5caeSLinJiawei val l1D_pf_enable = Output(Bool()) 51885de5caeSLinJiawei val l1D_pf_train_on_hit = Output(Bool()) 51985de5caeSLinJiawei val l1D_pf_enable_agt = Output(Bool()) 52085de5caeSLinJiawei val l1D_pf_enable_pht = Output(Bool()) 5215d13017eSLinJiawei val l1D_pf_active_threshold = Output(UInt(4.W)) 5225d13017eSLinJiawei val l1D_pf_active_stride = Output(UInt(6.W)) 523edbf1204SLinJiawei val l1D_pf_enable_stride = Output(Bool()) 524f1d78cf7SLinJiawei val l2_pf_store_only = Output(Bool()) 525ecccf78fSJay // ICache 526ecccf78fSJay val icache_parity_enable = Output(Bool()) 527f3f22d72SYinan Xu // Labeled XiangShan 5282b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 529f3f22d72SYinan Xu // Load violation predictor 5302b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 5312b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 532c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 533c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 534c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 535f3f22d72SYinan Xu // Branch predictor 5362b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 537f3f22d72SYinan Xu // Memory Block 538f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 539d10a581eSWilliam Wang val ldld_vio_check_enable = Output(Bool()) 540d10a581eSWilliam Wang val soft_prefetch_enable = Output(Bool()) 541a4e57ea3SLi Qianruo val cache_error_enable = Output(Bool()) 54237225120Ssfencevma val uncache_write_outstanding_enable = Output(Bool()) 543aac4464eSYinan Xu // Rename 5445b47c58cSYinan Xu val fusion_enable = Output(Bool()) 5455b47c58cSYinan Xu val wfi_enable = Output(Bool()) 546af2f7849Shappy-lx // Decode 547af2f7849Shappy-lx val svinval_enable = Output(Bool()) 548af2f7849Shappy-lx 549b6982e83SLemover // distribute csr write signal 550b6982e83SLemover val distribute_csr = new DistributedCSRIO() 55172951335SLi Qianruo 552ddb65c47SLi Qianruo val singlestep = Output(Bool()) 55372951335SLi Qianruo val frontend_trigger = new FrontendTdataDistributeIO() 55472951335SLi Qianruo val mem_trigger = new MemTdataDistributeIO() 55572951335SLi Qianruo val trigger_enable = Output(Vec(10, Bool())) 556b6982e83SLemover} 557b6982e83SLemover 558b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 5591c746d3aScui fliter // CSR has been written by csr inst, copies of csr should be updated 560b6982e83SLemover val w = ValidIO(new Bundle { 561b6982e83SLemover val addr = Output(UInt(12.W)) 562b6982e83SLemover val data = Output(UInt(XLEN.W)) 563b6982e83SLemover }) 5642b8b2e7aSWilliam Wang} 565e19f7967SWilliam Wang 566e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 567e19f7967SWilliam Wang // Request csr to be updated 568e19f7967SWilliam Wang // 569e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 570e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 571e19f7967SWilliam Wang // 572e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 573e19f7967SWilliam Wang val w = ValidIO(new Bundle { 574e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 575e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 576e19f7967SWilliam Wang }) 577e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 578e19f7967SWilliam Wang when(valid){ 579e19f7967SWilliam Wang w.bits.addr := addr 580e19f7967SWilliam Wang w.bits.data := data 581e19f7967SWilliam Wang } 582e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 583e19f7967SWilliam Wang } 584e19f7967SWilliam Wang} 58572951335SLi Qianruo 5860f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 5870f59c834SWilliam Wang // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 5880f59c834SWilliam Wang val source = Output(new Bundle() { 5890f59c834SWilliam Wang val tag = Bool() // l1 tag array 5900f59c834SWilliam Wang val data = Bool() // l1 data array 5910f59c834SWilliam Wang val l2 = Bool() 5920f59c834SWilliam Wang }) 5930f59c834SWilliam Wang val opType = Output(new Bundle() { 5940f59c834SWilliam Wang val fetch = Bool() 5950f59c834SWilliam Wang val load = Bool() 5960f59c834SWilliam Wang val store = Bool() 5970f59c834SWilliam Wang val probe = Bool() 5980f59c834SWilliam Wang val release = Bool() 5990f59c834SWilliam Wang val atom = Bool() 6000f59c834SWilliam Wang }) 6010f59c834SWilliam Wang val paddr = Output(UInt(PAddrBits.W)) 6020f59c834SWilliam Wang 6030f59c834SWilliam Wang // report error and paddr to beu 6040f59c834SWilliam Wang // bus error unit will receive error info iff ecc_error.valid 6050f59c834SWilliam Wang val report_to_beu = Output(Bool()) 6060f59c834SWilliam Wang 6070f59c834SWilliam Wang // there is an valid error 6080f59c834SWilliam Wang // l1 cache error will always be report to CACHE_ERROR csr 6090f59c834SWilliam Wang val valid = Output(Bool()) 6100f59c834SWilliam Wang 6110f59c834SWilliam Wang def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 6120f59c834SWilliam Wang val beu_info = Wire(new L1BusErrorUnitInfo) 6130f59c834SWilliam Wang beu_info.ecc_error.valid := report_to_beu 6140f59c834SWilliam Wang beu_info.ecc_error.bits := paddr 6150f59c834SWilliam Wang beu_info 6160f59c834SWilliam Wang } 6170f59c834SWilliam Wang} 618bc63e578SLi Qianruo 619bc63e578SLi Qianruo/* TODO how to trigger on next inst? 620bc63e578SLi Qianruo1. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 621bc63e578SLi Qianruo2. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 622bc63e578SLi Qianruoxret csr to pc + 4/ + 2 623bc63e578SLi Qianruo2.5 The problem is to let it commit. This is the real TODO 624bc63e578SLi Qianruo3. If it is load and hit before just treat it as regular load exception 625bc63e578SLi Qianruo */ 626bc63e578SLi Qianruo 627bc63e578SLi Qianruo// This bundle carries trigger hit info along the pipeline 628bc63e578SLi Qianruo// Now there are 10 triggers divided into 5 groups of 2 629bc63e578SLi Qianruo// These groups are 630bc63e578SLi Qianruo// (if if) (store store) (load loid) (if store) (if load) 631bc63e578SLi Qianruo 632bc63e578SLi Qianruo// Triggers in the same group can chain, meaning that they only 633bc63e578SLi Qianruo// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 634bc63e578SLi Qianruo// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 635bc63e578SLi Qianruo// Timing of 0 means trap at current inst, 1 means trap at next inst 636bc63e578SLi Qianruo// Chaining and timing and the validness of a trigger is controlled by csr 637bc63e578SLi Qianruo// In two chained triggers, if they have different timing, both won't fire 63884e47f35SLi Qianruo//class TriggerCf (implicit p: Parameters) extends XSBundle { 63984e47f35SLi Qianruo// val triggerHitVec = Vec(10, Bool()) 64084e47f35SLi Qianruo// val triggerTiming = Vec(10, Bool()) 64184e47f35SLi Qianruo// val triggerChainVec = Vec(5, Bool()) 64284e47f35SLi Qianruo//} 64384e47f35SLi Qianruo 64472951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle { 64584e47f35SLi Qianruo // frontend 64684e47f35SLi Qianruo val frontendHit = Vec(4, Bool()) 647ddb65c47SLi Qianruo// val frontendTiming = Vec(4, Bool()) 648ddb65c47SLi Qianruo// val frontendHitNext = Vec(4, Bool()) 64984e47f35SLi Qianruo 650ddb65c47SLi Qianruo// val frontendException = Bool() 65184e47f35SLi Qianruo // backend 65284e47f35SLi Qianruo val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 65384e47f35SLi Qianruo val backendHit = Vec(6, Bool()) 654ddb65c47SLi Qianruo// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 65584e47f35SLi Qianruo 65684e47f35SLi Qianruo // Two situations not allowed: 65784e47f35SLi Qianruo // 1. load data comparison 65884e47f35SLi Qianruo // 2. store chaining with store 65984e47f35SLi Qianruo def getHitFrontend = frontendHit.reduce(_ || _) 66084e47f35SLi Qianruo def getHitBackend = backendHit.reduce(_ || _) 661ddb65c47SLi Qianruo def hit = getHitFrontend || getHitBackend 662d7dd1af1SLi Qianruo def clear(): Unit = { 663d7dd1af1SLi Qianruo frontendHit.foreach(_ := false.B) 664d7dd1af1SLi Qianruo backendEn.foreach(_ := false.B) 665d7dd1af1SLi Qianruo backendHit.foreach(_ := false.B) 666d7dd1af1SLi Qianruo } 66772951335SLi Qianruo} 66872951335SLi Qianruo 669bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR 670bc63e578SLi Qianruo// to Frontend, Load and Store. 67172951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 67272951335SLi Qianruo val t = Valid(new Bundle { 67372951335SLi Qianruo val addr = Output(UInt(2.W)) 67472951335SLi Qianruo val tdata = new MatchTriggerIO 67572951335SLi Qianruo }) 67672951335SLi Qianruo } 67772951335SLi Qianruo 67872951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 67972951335SLi Qianruo val t = Valid(new Bundle { 68072951335SLi Qianruo val addr = Output(UInt(3.W)) 68172951335SLi Qianruo val tdata = new MatchTriggerIO 68272951335SLi Qianruo }) 68372951335SLi Qianruo} 68472951335SLi Qianruo 68572951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle { 68672951335SLi Qianruo val matchType = Output(UInt(2.W)) 68772951335SLi Qianruo val select = Output(Bool()) 68872951335SLi Qianruo val timing = Output(Bool()) 68972951335SLi Qianruo val action = Output(Bool()) 69072951335SLi Qianruo val chain = Output(Bool()) 69172951335SLi Qianruo val tdata2 = Output(UInt(64.W)) 69272951335SLi Qianruo} 693