11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 842707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 9be25371aSYikeZhouimport xiangshan.backend.decode.XDecode 105c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 1166b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 12f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 13f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 14ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst 15f634c609SLingrui98import xiangshan.frontend.GlobalHistory 16ceaf5e1fSLingrui98import utils._ 172fbdb79bSLingrui98import scala.math.max 181e3fad10SLinJiawei 195844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 201e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 2128958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 2228958354Szhanglinjuan val mask = UInt(PredictWidth.W) 2342696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 2442696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 2528958354Szhanglinjuan val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 26a428082bSLinJiawei val brInfo = Vec(PredictWidth, new BranchInfo) 27a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 285a67e465Szhanglinjuan val ipf = Bool() 297e6acce3Sjinyue110 val acf = Bool() 305a67e465Szhanglinjuan val crossPageIPFFix = Bool() 310f94ebecSzoujr val predTaken = Bool() 321e3fad10SLinJiawei} 331e3fad10SLinJiawei 34627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 353803411bSzhanglinjuan val valid = Bool() 3635fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 37627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 383803411bSzhanglinjuan} 393803411bSzhanglinjuan 40627c0a19Szhanglinjuanobject ValidUndirectioned { 41627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 42627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 433803411bSzhanglinjuan } 443803411bSzhanglinjuan} 453803411bSzhanglinjuan 46534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter { 472fbdb79bSLingrui98 def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_) 482fbdb79bSLingrui98 def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_)) 492fbdb79bSLingrui98 def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1 502fbdb79bSLingrui98 val tageTaken = if (useSC) Bool() else UInt(0.W) 512fbdb79bSLingrui98 val scUsed = if (useSC) Bool() else UInt(0.W) 522fbdb79bSLingrui98 val scPred = if (useSC) Bool() else UInt(0.W) 532fbdb79bSLingrui98 // Suppose ctrbits of all tables are identical 542fbdb79bSLingrui98 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 556b98bdcbSLingrui98 val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W) 562fbdb79bSLingrui98} 572fbdb79bSLingrui98 58f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter { 59627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 601e7d14a8Szhanglinjuan val altDiffers = Bool() 611e7d14a8Szhanglinjuan val providerU = UInt(2.W) 621e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 63627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 646b98bdcbSLingrui98 val taken = Bool() 652fbdb79bSLingrui98 val scMeta = new SCMeta(EnableSC) 661e7d14a8Szhanglinjuan} 671e7d14a8Szhanglinjuan 68ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst { 69ceaf5e1fSLingrui98 // val redirect = Bool() 70ceaf5e1fSLingrui98 val takens = UInt(PredictWidth.W) 71ceaf5e1fSLingrui98 // val jmpIdx = UInt(log2Up(PredictWidth).W) 72ceaf5e1fSLingrui98 val brMask = UInt(PredictWidth.W) 73ceaf5e1fSLingrui98 val jalMask = UInt(PredictWidth.W) 74ceaf5e1fSLingrui98 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 75ceaf5e1fSLingrui98 76ceaf5e1fSLingrui98 // marks the last 2 bytes of this fetch packet 77ceaf5e1fSLingrui98 // val endsAtTheEndOfFirstBank = Bool() 78ceaf5e1fSLingrui98 // val endsAtTheEndOfLastBank = Bool() 79ceaf5e1fSLingrui98 80ceaf5e1fSLingrui98 // half RVI could only start at the end of a bank 81ceaf5e1fSLingrui98 val firstBankHasHalfRVI = Bool() 82ceaf5e1fSLingrui98 val lastBankHasHalfRVI = Bool() 83ceaf5e1fSLingrui98 844b17b4eeSLingrui98 def lastHalfRVIMask = Mux(firstBankHasHalfRVI, UIntToOH((bankWidth-1).U), 854b17b4eeSLingrui98 Mux(lastBankHasHalfRVI, UIntToOH((PredictWidth-1).U), 86ceaf5e1fSLingrui98 0.U(PredictWidth.W) 87ceaf5e1fSLingrui98 ) 88ceaf5e1fSLingrui98 ) 89ceaf5e1fSLingrui98 90ceaf5e1fSLingrui98 def lastHalfRVIClearMask = ~lastHalfRVIMask 91ceaf5e1fSLingrui98 // is taken from half RVI 9244ff7871SLingrui98 def lastHalfRVITaken = ParallelORR(takens & lastHalfRVIMask) 93ceaf5e1fSLingrui98 94ceaf5e1fSLingrui98 def lastHalfRVIIdx = Mux(firstBankHasHalfRVI, (bankWidth-1).U, (PredictWidth-1).U) 95ceaf5e1fSLingrui98 // should not be used if not lastHalfRVITaken 96ceaf5e1fSLingrui98 def lastHalfRVITarget = Mux(firstBankHasHalfRVI, targets(bankWidth-1), targets(PredictWidth-1)) 97ceaf5e1fSLingrui98 98ceaf5e1fSLingrui98 def realTakens = takens & lastHalfRVIClearMask 99ceaf5e1fSLingrui98 def realBrMask = brMask & lastHalfRVIClearMask 100ceaf5e1fSLingrui98 def realJalMask = jalMask & lastHalfRVIClearMask 101ceaf5e1fSLingrui98 102ceaf5e1fSLingrui98 def brNotTakens = ~realTakens & realBrMask 103ceaf5e1fSLingrui98 def sawNotTakenBr = VecInit((0 until PredictWidth).map(i => 10444ff7871SLingrui98 (if (i == 0) false.B else ParallelORR(brNotTakens(i-1,0))))) 105580c7a5eSLingrui98 // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR 10644ff7871SLingrui98 def unmaskedJmpIdx = ParallelPriorityEncoder(takens) 10744ff7871SLingrui98 def saveHalfRVI = (firstBankHasHalfRVI && (unmaskedJmpIdx === (bankWidth-1).U || !(ParallelORR(takens)))) || 108838068f7SLingrui98 (lastBankHasHalfRVI && unmaskedJmpIdx === (PredictWidth-1).U) 109ceaf5e1fSLingrui98 // could get PredictWidth-1 when only the first bank is valid 11044ff7871SLingrui98 def jmpIdx = ParallelPriorityEncoder(realTakens) 111ceaf5e1fSLingrui98 // only used when taken 11244ff7871SLingrui98 def target = ParallelPriorityMux(realTakens, targets) 11344ff7871SLingrui98 def taken = ParallelORR(realTakens) 11444ff7871SLingrui98 def takenOnBr = taken && ParallelPriorityMux(realTakens, realBrMask.asBools) 11544ff7871SLingrui98 def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(realTakens, sawNotTakenBr), ParallelORR(brNotTakens)) 1166fb61704Szhanglinjuan} 1176fb61704Szhanglinjuan 118f00290d7SLingrui98class BranchInfo extends XSBundle with HasBPUParameter { 11953bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 120e3aeae54SLingrui98 val ubtbHits = Bool() 12153bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 122035fad39SGouLingrui val btbHitJal = Bool() 123e3aeae54SLingrui98 val bimCtr = UInt(2.W) 12445e96f83Szhanglinjuan val tageMeta = new TageMeta 12545e96f83Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 12645e96f83Szhanglinjuan val rasTopCtr = UInt(8.W) 127ed809609Sjinyue110 val rasToqAddr = UInt(VAddrBits.W) 128c5ed092cSLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 1297d053a60Szhanglinjuan val specCnt = UInt(10.W) 130f634c609SLingrui98 // for global history 131f634c609SLingrui98 val hist = new GlobalHistory 132f634c609SLingrui98 val predHist = new GlobalHistory 1334a5c1190SGouLingrui val sawNotTakenBranch = Bool() 134f226232fSzhanglinjuan 1353a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1363a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1373a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 138f226232fSzhanglinjuan 139f634c609SLingrui98 // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 140f634c609SLingrui98 // this.histPtr := histPtr 141f634c609SLingrui98 // this.tageMeta := tageMeta 142f634c609SLingrui98 // this.rasSp := rasSp 143f634c609SLingrui98 // this.rasTopCtr := rasTopCtr 144f634c609SLingrui98 // this.asUInt 145f634c609SLingrui98 // } 146f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 147f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 14866b0d0c3Szhanglinjuan} 14966b0d0c3Szhanglinjuan 15004fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst { 151ceaf5e1fSLingrui98 val hasLastHalfRVI = Bool() 1522f931f37Szhanglinjuan val mask = UInt((FetchWidth*2).W) 15357c3c8deSLingrui98 val lastHalf = UInt(nBanksInPacket.W) 15466b0d0c3Szhanglinjuan val pd = Vec(FetchWidth*2, (new PreDecodeInfo)) 1555844fcf0SLinJiawei} 1565844fcf0SLinJiawei 157b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle { 158f226232fSzhanglinjuan // from backend 15969cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 160608ba82cSzhanglinjuan val pnpc = UInt(VAddrBits.W) 16169cafcc9SLingrui98 val target = UInt(VAddrBits.W) 162b2e6921eSLinJiawei val brTarget = UInt(VAddrBits.W) 163b2e6921eSLinJiawei val taken = Bool() 164b2e6921eSLinJiawei val fetchIdx = UInt(log2Up(FetchWidth*2).W) 165b2e6921eSLinJiawei val isMisPred = Bool() 166e965d004Szhanglinjuan val brTag = new BrqPtr 167f226232fSzhanglinjuan 168f226232fSzhanglinjuan // frontend -> backend -> frontend 169f226232fSzhanglinjuan val pd = new PreDecodeInfo 170f226232fSzhanglinjuan val brInfo = new BranchInfo 171b2e6921eSLinJiawei} 172b2e6921eSLinJiawei 173b2e6921eSLinJiawei// Dequeue DecodeWidth insts from Ibuffer 174b2e6921eSLinJiaweiclass CtrlFlow extends XSBundle { 175b2e6921eSLinJiawei val instr = UInt(32.W) 176b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 177b2e6921eSLinJiawei val exceptionVec = Vec(16, Bool()) 178b2e6921eSLinJiawei val intrVec = Vec(12, Bool()) 179b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 180c84054caSLinJiawei val crossPageIPFFix = Bool() 1815844fcf0SLinJiawei} 1825844fcf0SLinJiawei 183579b9f28SLinJiawei 184579b9f28SLinJiaweiclass FPUCtrlSignals extends XSBundle { 1852ce29ed6SLinJiawei val isAddSub = Bool() // swap23 1862ce29ed6SLinJiawei val typeTagIn = UInt(2.W) 1872ce29ed6SLinJiawei val typeTagOut = UInt(2.W) 1882ce29ed6SLinJiawei val fromInt = Bool() 1892ce29ed6SLinJiawei val wflags = Bool() 1902ce29ed6SLinJiawei val fpWen = Bool() 1912ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1922ce29ed6SLinJiawei val div = Bool() 1932ce29ed6SLinJiawei val sqrt = Bool() 1942ce29ed6SLinJiawei val fcvt = Bool() 1952ce29ed6SLinJiawei val fma = Bool() 1962ce29ed6SLinJiawei val typ = UInt(2.W) 1972ce29ed6SLinJiawei val fmt = UInt(2.W) 1982ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 199579b9f28SLinJiawei} 200579b9f28SLinJiawei 2015844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 2025844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 2039a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 2049a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 2059a2e6b8aSLinJiawei val ldest = UInt(5.W) 2069a2e6b8aSLinJiawei val fuType = FuType() 2079a2e6b8aSLinJiawei val fuOpType = FuOpType() 2089a2e6b8aSLinJiawei val rfWen = Bool() 2099a2e6b8aSLinJiawei val fpWen = Bool() 2109a2e6b8aSLinJiawei val isXSTrap = Bool() 2112d366136SLinJiawei val noSpecExec = Bool() // wait forward 2122d366136SLinJiawei val blockBackward = Bool() // block backward 21345a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 214db34a189SLinJiawei val isRVF = Bool() 215c2a8ae00SYikeZhou val selImm = SelImm() 216db34a189SLinJiawei val imm = UInt(XLEN.W) 217a3edac52SYinan Xu val commitType = CommitType() 218579b9f28SLinJiawei val fpu = new FPUCtrlSignals 219be25371aSYikeZhou 220be25371aSYikeZhou def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = { 221be25371aSYikeZhou val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 222be25371aSYikeZhou val signals = 2234d24c305SYikeZhou Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen, 224c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 225be25371aSYikeZhou signals zip decoder map { case(s, d) => s := d } 2264d24c305SYikeZhou commitType := DontCare 227be25371aSYikeZhou this 228be25371aSYikeZhou } 2295844fcf0SLinJiawei} 2305844fcf0SLinJiawei 2315844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 2325844fcf0SLinJiawei val cf = new CtrlFlow 2335844fcf0SLinJiawei val ctrl = new CtrlSignals 234bfa4b2b4SLinJiawei val brTag = new BrqPtr 2355844fcf0SLinJiawei} 2365844fcf0SLinJiawei 23724726fbfSWilliam Wang// Load / Store Index 23824726fbfSWilliam Wang// 23924726fbfSWilliam Wang// while separated lq and sq is used, lsIdx consists of lqIdx, sqIdx and l/s type. 24024726fbfSWilliam Wangtrait HasLSIdx { this: HasXSParameter => 24148d1472eSWilliam Wang // Separate LSQ 242915c0dd4SYinan Xu val lqIdx = new LqPtr 2435c1ae31bSYinan Xu val sqIdx = new SqPtr 244b2e6921eSLinJiawei} 245054d37b6SLinJiawei 24624726fbfSWilliam Wangclass LSIdx extends XSBundle with HasLSIdx {} 2475844fcf0SLinJiawei 248b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2493dbae6f8SYinan Xuclass MicroOp extends CfCtrl with HasLSIdx { 2509a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 2519a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 25242707b3bSYinan Xu val roqIdx = new RoqPtr 253355fcd20SAllen val diffTestDebugLrScValid = Bool() 2545844fcf0SLinJiawei} 2555844fcf0SLinJiawei 2564d8e0a7fSYinan Xuclass Redirect extends XSBundle { 25742707b3bSYinan Xu val roqIdx = new RoqPtr 25837fcf7fbSLinJiawei val isException = Bool() 259b2e6921eSLinJiawei val isMisPred = Bool() 260b2e6921eSLinJiawei val isReplay = Bool() 26145a56a29SZhangZifei val isFlushPipe = Bool() 262b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 263b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 264b2e6921eSLinJiawei val brTag = new BrqPtr 265a25b1bceSLinJiawei} 266a25b1bceSLinJiawei 2675844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 2685c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2695c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2705c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2715844fcf0SLinJiawei} 2725844fcf0SLinJiawei 27360deaca2SLinJiaweiclass ReplayPregReq extends XSBundle { 27460deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 27560deaca2SLinJiawei val isInt = Bool() 27660deaca2SLinJiawei val isFp = Bool() 27760deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 27860deaca2SLinJiawei} 27960deaca2SLinJiawei 280e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 28172235fa4SWilliam Wang val isMMIO = Bool() 282e402d94eSWilliam Wang} 2835844fcf0SLinJiawei 2845844fcf0SLinJiaweiclass ExuInput extends XSBundle { 2855844fcf0SLinJiawei val uop = new MicroOp 2869684eb4fSLinJiawei val src1, src2, src3 = UInt((XLEN+1).W) 2875844fcf0SLinJiawei} 2885844fcf0SLinJiawei 2895844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 2905844fcf0SLinJiawei val uop = new MicroOp 2919684eb4fSLinJiawei val data = UInt((XLEN+1).W) 292*7f1506e3SLinJiawei val fflags = UInt(5.W) 29397cfa7f8SLinJiawei val redirectValid = Bool() 29497cfa7f8SLinJiawei val redirect = new Redirect 295b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 296e402d94eSWilliam Wang val debug = new DebugBundle 2975844fcf0SLinJiawei} 2985844fcf0SLinJiawei 29935bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle { 30035bfeecbSYinan Xu val mtip = Input(Bool()) 30135bfeecbSYinan Xu val msip = Input(Bool()) 30235bfeecbSYinan Xu val meip = Input(Bool()) 30335bfeecbSYinan Xu} 30435bfeecbSYinan Xu 30535bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle { 30635bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3073fa7b737SYinan Xu val isInterrupt = Input(Bool()) 30835bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 30935bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 31035bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 31135bfeecbSYinan Xu val interrupt = Output(Bool()) 31235bfeecbSYinan Xu} 31335bfeecbSYinan Xu 3149684eb4fSLinJiawei//class ExuIO extends XSBundle { 3159684eb4fSLinJiawei// val in = Flipped(DecoupledIO(new ExuInput)) 3169684eb4fSLinJiawei// val redirect = Flipped(ValidIO(new Redirect)) 3179684eb4fSLinJiawei// val out = DecoupledIO(new ExuOutput) 3189684eb4fSLinJiawei// // for csr 3199684eb4fSLinJiawei// val csrOnly = new CSRSpecialIO 3209684eb4fSLinJiawei// val mcommit = Input(UInt(3.W)) 3219684eb4fSLinJiawei//} 3225844fcf0SLinJiawei 32321e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle { 32421e7a6c5SYinan Xu val isWalk = Output(Bool()) 32521e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 32621e7a6c5SYinan Xu val uop = Vec(CommitWidth, Output(new MicroOp)) 32721e7a6c5SYinan Xu 32821e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 32921e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 3305844fcf0SLinJiawei} 3315844fcf0SLinJiawei 33242707b3bSYinan Xuclass TlbFeedback extends XSBundle { 33342707b3bSYinan Xu val roqIdx = new RoqPtr 334037a131fSWilliam Wang val hit = Bool() 335037a131fSWilliam Wang} 336037a131fSWilliam Wang 3375844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 3385844fcf0SLinJiawei // to backend end 3395844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 3405844fcf0SLinJiawei // from backend 3418b922c39SYinan Xu val redirect = Flipped(ValidIO(UInt(VAddrBits.W))) 342b2e6921eSLinJiawei val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 343b2e6921eSLinJiawei val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 3441e3fad10SLinJiawei} 345fcff7e94SZhangZifei 346fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle { 347fcff7e94SZhangZifei val satp = new Bundle { 348fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 349fcff7e94SZhangZifei val asid = UInt(16.W) 350fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 351fcff7e94SZhangZifei } 352fcff7e94SZhangZifei val priv = new Bundle { 353fcff7e94SZhangZifei val mxr = Bool() 354fcff7e94SZhangZifei val sum = Bool() 355fcff7e94SZhangZifei val imode = UInt(2.W) 356fcff7e94SZhangZifei val dmode = UInt(2.W) 357fcff7e94SZhangZifei } 3588fc4e859SZhangZifei 3598fc4e859SZhangZifei override def toPrintable: Printable = { 3608fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 3618fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 3628fc4e859SZhangZifei } 363fcff7e94SZhangZifei} 364fcff7e94SZhangZifei 365fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle { 366fcff7e94SZhangZifei val valid = Bool() 367fcff7e94SZhangZifei val bits = new Bundle { 368fcff7e94SZhangZifei val rs1 = Bool() 369fcff7e94SZhangZifei val rs2 = Bool() 370fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 371fcff7e94SZhangZifei } 3728fc4e859SZhangZifei 3738fc4e859SZhangZifei override def toPrintable: Printable = { 3748fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 3758fc4e859SZhangZifei } 376fcff7e94SZhangZifei} 377