11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 6d150fc4eSlinjiaweiimport xiangshan.backend.fu.fpu.Fflags 70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 842707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 95c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 1066b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 11f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 12f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 13ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst 14ceaf5e1fSLingrui98import utils._ 152fbdb79bSLingrui98import scala.math.max 161e3fad10SLinJiawei 175844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 181e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 1928958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 2028958354Szhanglinjuan val mask = UInt(PredictWidth.W) 2142696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 2242696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 2328958354Szhanglinjuan val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 24a428082bSLinJiawei val brInfo = Vec(PredictWidth, new BranchInfo) 25a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 265a67e465Szhanglinjuan val ipf = Bool() 27*7e6acce3Sjinyue110 val acf = Bool() 285a67e465Szhanglinjuan val crossPageIPFFix = Bool() 290f94ebecSzoujr val predTaken = Bool() 301e3fad10SLinJiawei} 311e3fad10SLinJiawei 32627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 333803411bSzhanglinjuan val valid = Bool() 3435fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 35627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 363803411bSzhanglinjuan} 373803411bSzhanglinjuan 38627c0a19Szhanglinjuanobject ValidUndirectioned { 39627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 40627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 413803411bSzhanglinjuan } 423803411bSzhanglinjuan} 433803411bSzhanglinjuan 44534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter { 452fbdb79bSLingrui98 def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_) 462fbdb79bSLingrui98 def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_)) 472fbdb79bSLingrui98 def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1 482fbdb79bSLingrui98 val tageTaken = if (useSC) Bool() else UInt(0.W) 492fbdb79bSLingrui98 val scUsed = if (useSC) Bool() else UInt(0.W) 502fbdb79bSLingrui98 val scPred = if (useSC) Bool() else UInt(0.W) 512fbdb79bSLingrui98 // Suppose ctrbits of all tables are identical 522fbdb79bSLingrui98 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 536b98bdcbSLingrui98 val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W) 542fbdb79bSLingrui98} 552fbdb79bSLingrui98 56f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter { 57627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 581e7d14a8Szhanglinjuan val altDiffers = Bool() 591e7d14a8Szhanglinjuan val providerU = UInt(2.W) 601e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 61627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 626b98bdcbSLingrui98 val taken = Bool() 632fbdb79bSLingrui98 val scMeta = new SCMeta(EnableSC) 641e7d14a8Szhanglinjuan} 651e7d14a8Szhanglinjuan 66ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst { 67ceaf5e1fSLingrui98 // val redirect = Bool() 68ceaf5e1fSLingrui98 val takens = UInt(PredictWidth.W) 69ceaf5e1fSLingrui98 // val jmpIdx = UInt(log2Up(PredictWidth).W) 70ceaf5e1fSLingrui98 val brMask = UInt(PredictWidth.W) 71ceaf5e1fSLingrui98 val jalMask = UInt(PredictWidth.W) 72ceaf5e1fSLingrui98 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 73ceaf5e1fSLingrui98 74ceaf5e1fSLingrui98 // marks the last 2 bytes of this fetch packet 75ceaf5e1fSLingrui98 // val endsAtTheEndOfFirstBank = Bool() 76ceaf5e1fSLingrui98 // val endsAtTheEndOfLastBank = Bool() 77ceaf5e1fSLingrui98 78ceaf5e1fSLingrui98 // half RVI could only start at the end of a bank 79ceaf5e1fSLingrui98 val firstBankHasHalfRVI = Bool() 80ceaf5e1fSLingrui98 val lastBankHasHalfRVI = Bool() 81ceaf5e1fSLingrui98 824b17b4eeSLingrui98 def lastHalfRVIMask = Mux(firstBankHasHalfRVI, UIntToOH((bankWidth-1).U), 834b17b4eeSLingrui98 Mux(lastBankHasHalfRVI, UIntToOH((PredictWidth-1).U), 84ceaf5e1fSLingrui98 0.U(PredictWidth.W) 85ceaf5e1fSLingrui98 ) 86ceaf5e1fSLingrui98 ) 87ceaf5e1fSLingrui98 88ceaf5e1fSLingrui98 def lastHalfRVIClearMask = ~lastHalfRVIMask 89ceaf5e1fSLingrui98 // is taken from half RVI 90ceaf5e1fSLingrui98 def lastHalfRVITaken = (takens & lastHalfRVIMask).orR 91ceaf5e1fSLingrui98 92ceaf5e1fSLingrui98 def lastHalfRVIIdx = Mux(firstBankHasHalfRVI, (bankWidth-1).U, (PredictWidth-1).U) 93ceaf5e1fSLingrui98 // should not be used if not lastHalfRVITaken 94ceaf5e1fSLingrui98 def lastHalfRVITarget = Mux(firstBankHasHalfRVI, targets(bankWidth-1), targets(PredictWidth-1)) 95ceaf5e1fSLingrui98 96ceaf5e1fSLingrui98 def realTakens = takens & lastHalfRVIClearMask 97ceaf5e1fSLingrui98 def realBrMask = brMask & lastHalfRVIClearMask 98ceaf5e1fSLingrui98 def realJalMask = jalMask & lastHalfRVIClearMask 99ceaf5e1fSLingrui98 100ceaf5e1fSLingrui98 def brNotTakens = ~realTakens & realBrMask 101ceaf5e1fSLingrui98 def sawNotTakenBr = VecInit((0 until PredictWidth).map(i => 102ceaf5e1fSLingrui98 (if (i == 0) false.B else brNotTakens(i-1,0).orR))) 103ceaf5e1fSLingrui98 def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR 104838068f7SLingrui98 def unmaskedJmpIdx = PriorityEncoder(takens) 105838068f7SLingrui98 def saveHalfRVI = (firstBankHasHalfRVI && (unmaskedJmpIdx === (bankWidth-1).U || !(takens.orR))) || 106838068f7SLingrui98 (lastBankHasHalfRVI && unmaskedJmpIdx === (PredictWidth-1).U) 107ceaf5e1fSLingrui98 // could get PredictWidth-1 when only the first bank is valid 108ceaf5e1fSLingrui98 def jmpIdx = PriorityEncoder(realTakens) 109ceaf5e1fSLingrui98 // only used when taken 110ceaf5e1fSLingrui98 def target = targets(jmpIdx) 111ceaf5e1fSLingrui98 def taken = realTakens.orR 112ceaf5e1fSLingrui98 def takenOnBr = taken && realBrMask(jmpIdx) 1136fb61704Szhanglinjuan} 1146fb61704Szhanglinjuan 115f00290d7SLingrui98class BranchInfo extends XSBundle with HasBPUParameter { 11653bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 117e3aeae54SLingrui98 val ubtbHits = Bool() 11853bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 119035fad39SGouLingrui val btbHitJal = Bool() 120e3aeae54SLingrui98 val bimCtr = UInt(2.W) 12166b0d0c3Szhanglinjuan val histPtr = UInt(log2Up(ExtHistoryLength).W) 1224a9bbf04SGouLingrui val predHistPtr = UInt(log2Up(ExtHistoryLength).W) 12345e96f83Szhanglinjuan val tageMeta = new TageMeta 12445e96f83Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 12545e96f83Szhanglinjuan val rasTopCtr = UInt(8.W) 126ed809609Sjinyue110 val rasToqAddr = UInt(VAddrBits.W) 127c5ed092cSLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 1287d053a60Szhanglinjuan val specCnt = UInt(10.W) 1294a5c1190SGouLingrui val sawNotTakenBranch = Bool() 130f226232fSzhanglinjuan 1313a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1323a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1333a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 134f226232fSzhanglinjuan 135f226232fSzhanglinjuan def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 136f226232fSzhanglinjuan this.histPtr := histPtr 137f226232fSzhanglinjuan this.tageMeta := tageMeta 138f226232fSzhanglinjuan this.rasSp := rasSp 13980d2974bSLingrui98 this.rasTopCtr := rasTopCtr 140f226232fSzhanglinjuan this.asUInt 141f226232fSzhanglinjuan } 142f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 143f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 14466b0d0c3Szhanglinjuan} 14566b0d0c3Szhanglinjuan 14604fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst { 147ceaf5e1fSLingrui98 val hasLastHalfRVI = Bool() 1482f931f37Szhanglinjuan val mask = UInt((FetchWidth*2).W) 14957c3c8deSLingrui98 val lastHalf = UInt(nBanksInPacket.W) 15066b0d0c3Szhanglinjuan val pd = Vec(FetchWidth*2, (new PreDecodeInfo)) 1515844fcf0SLinJiawei} 1525844fcf0SLinJiawei 153b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle { 154f226232fSzhanglinjuan // from backend 15569cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 156608ba82cSzhanglinjuan val pnpc = UInt(VAddrBits.W) 15769cafcc9SLingrui98 val target = UInt(VAddrBits.W) 158b2e6921eSLinJiawei val brTarget = UInt(VAddrBits.W) 159b2e6921eSLinJiawei val taken = Bool() 160b2e6921eSLinJiawei val fetchIdx = UInt(log2Up(FetchWidth*2).W) 161b2e6921eSLinJiawei val isMisPred = Bool() 162e965d004Szhanglinjuan val brTag = new BrqPtr 163f226232fSzhanglinjuan 164f226232fSzhanglinjuan // frontend -> backend -> frontend 165f226232fSzhanglinjuan val pd = new PreDecodeInfo 166f226232fSzhanglinjuan val brInfo = new BranchInfo 167b2e6921eSLinJiawei} 168b2e6921eSLinJiawei 169b2e6921eSLinJiawei// Dequeue DecodeWidth insts from Ibuffer 170b2e6921eSLinJiaweiclass CtrlFlow extends XSBundle { 171b2e6921eSLinJiawei val instr = UInt(32.W) 172b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 173b2e6921eSLinJiawei val exceptionVec = Vec(16, Bool()) 174b2e6921eSLinJiawei val intrVec = Vec(12, Bool()) 175b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 176c84054caSLinJiawei val crossPageIPFFix = Bool() 1775844fcf0SLinJiawei} 1785844fcf0SLinJiawei 1795844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1805844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 1819a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 1829a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 1839a2e6b8aSLinJiawei val ldest = UInt(5.W) 1849a2e6b8aSLinJiawei val fuType = FuType() 1859a2e6b8aSLinJiawei val fuOpType = FuOpType() 1869a2e6b8aSLinJiawei val rfWen = Bool() 1879a2e6b8aSLinJiawei val fpWen = Bool() 1889a2e6b8aSLinJiawei val isXSTrap = Bool() 1892d366136SLinJiawei val noSpecExec = Bool() // wait forward 1902d366136SLinJiawei val blockBackward = Bool() // block backward 19145a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 192db34a189SLinJiawei val isRVF = Bool() 193db34a189SLinJiawei val imm = UInt(XLEN.W) 194a3edac52SYinan Xu val commitType = CommitType() 1955844fcf0SLinJiawei} 1965844fcf0SLinJiawei 1975844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 1985844fcf0SLinJiawei val cf = new CtrlFlow 1995844fcf0SLinJiawei val ctrl = new CtrlSignals 200bfa4b2b4SLinJiawei val brTag = new BrqPtr 2015844fcf0SLinJiawei} 2025844fcf0SLinJiawei 20324726fbfSWilliam Wang// Load / Store Index 20424726fbfSWilliam Wang// 20524726fbfSWilliam Wang// while separated lq and sq is used, lsIdx consists of lqIdx, sqIdx and l/s type. 20624726fbfSWilliam Wangtrait HasLSIdx { this: HasXSParameter => 20748d1472eSWilliam Wang // Separate LSQ 208915c0dd4SYinan Xu val lqIdx = new LqPtr 2095c1ae31bSYinan Xu val sqIdx = new SqPtr 210b2e6921eSLinJiawei} 211054d37b6SLinJiawei 21224726fbfSWilliam Wangclass LSIdx extends XSBundle with HasLSIdx {} 2135844fcf0SLinJiawei 214b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2153dbae6f8SYinan Xuclass MicroOp extends CfCtrl with HasLSIdx { 2169a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 2179a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 21842707b3bSYinan Xu val roqIdx = new RoqPtr 219355fcd20SAllen val diffTestDebugLrScValid = Bool() 2205844fcf0SLinJiawei} 2215844fcf0SLinJiawei 2224d8e0a7fSYinan Xuclass Redirect extends XSBundle { 22342707b3bSYinan Xu val roqIdx = new RoqPtr 22437fcf7fbSLinJiawei val isException = Bool() 225b2e6921eSLinJiawei val isMisPred = Bool() 226b2e6921eSLinJiawei val isReplay = Bool() 22745a56a29SZhangZifei val isFlushPipe = Bool() 228b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 229b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 230b2e6921eSLinJiawei val brTag = new BrqPtr 231a25b1bceSLinJiawei} 232a25b1bceSLinJiawei 2335844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 2345c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2355c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2365c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2375844fcf0SLinJiawei} 2385844fcf0SLinJiawei 23960deaca2SLinJiaweiclass ReplayPregReq extends XSBundle { 24060deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 24160deaca2SLinJiawei val isInt = Bool() 24260deaca2SLinJiawei val isFp = Bool() 24360deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 24460deaca2SLinJiawei} 24560deaca2SLinJiawei 246e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 24772235fa4SWilliam Wang val isMMIO = Bool() 248e402d94eSWilliam Wang} 2495844fcf0SLinJiawei 2505844fcf0SLinJiaweiclass ExuInput extends XSBundle { 2515844fcf0SLinJiawei val uop = new MicroOp 2529684eb4fSLinJiawei val src1, src2, src3 = UInt((XLEN+1).W) 2535844fcf0SLinJiawei} 2545844fcf0SLinJiawei 2555844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 2565844fcf0SLinJiawei val uop = new MicroOp 2579684eb4fSLinJiawei val data = UInt((XLEN+1).W) 258d150fc4eSlinjiawei val fflags = new Fflags 25997cfa7f8SLinJiawei val redirectValid = Bool() 26097cfa7f8SLinJiawei val redirect = new Redirect 261b2e6921eSLinJiawei val brUpdate = new BranchUpdateInfo 262e402d94eSWilliam Wang val debug = new DebugBundle 2635844fcf0SLinJiawei} 2645844fcf0SLinJiawei 26535bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle { 26635bfeecbSYinan Xu val mtip = Input(Bool()) 26735bfeecbSYinan Xu val msip = Input(Bool()) 26835bfeecbSYinan Xu val meip = Input(Bool()) 26935bfeecbSYinan Xu} 27035bfeecbSYinan Xu 27135bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle { 27235bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 2733fa7b737SYinan Xu val isInterrupt = Input(Bool()) 27435bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 27535bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 27635bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 27735bfeecbSYinan Xu val interrupt = Output(Bool()) 27835bfeecbSYinan Xu} 27935bfeecbSYinan Xu 2809684eb4fSLinJiawei//class ExuIO extends XSBundle { 2819684eb4fSLinJiawei// val in = Flipped(DecoupledIO(new ExuInput)) 2829684eb4fSLinJiawei// val redirect = Flipped(ValidIO(new Redirect)) 2839684eb4fSLinJiawei// val out = DecoupledIO(new ExuOutput) 2849684eb4fSLinJiawei// // for csr 2859684eb4fSLinJiawei// val csrOnly = new CSRSpecialIO 2869684eb4fSLinJiawei// val mcommit = Input(UInt(3.W)) 2879684eb4fSLinJiawei//} 2885844fcf0SLinJiawei 2895844fcf0SLinJiaweiclass RoqCommit extends XSBundle { 2905844fcf0SLinJiawei val uop = new MicroOp 291296e7422SLinJiawei val isWalk = Bool() 2925844fcf0SLinJiawei} 2935844fcf0SLinJiawei 29442707b3bSYinan Xuclass TlbFeedback extends XSBundle { 29542707b3bSYinan Xu val roqIdx = new RoqPtr 296037a131fSWilliam Wang val hit = Bool() 297037a131fSWilliam Wang} 298037a131fSWilliam Wang 2995844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 3005844fcf0SLinJiawei // to backend end 3015844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 3025844fcf0SLinJiawei // from backend 3038b922c39SYinan Xu val redirect = Flipped(ValidIO(UInt(VAddrBits.W))) 304b2e6921eSLinJiawei val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 305b2e6921eSLinJiawei val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 3061e3fad10SLinJiawei} 307fcff7e94SZhangZifei 308fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle { 309fcff7e94SZhangZifei val satp = new Bundle { 310fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 311fcff7e94SZhangZifei val asid = UInt(16.W) 312fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 313fcff7e94SZhangZifei } 314fcff7e94SZhangZifei val priv = new Bundle { 315fcff7e94SZhangZifei val mxr = Bool() 316fcff7e94SZhangZifei val sum = Bool() 317fcff7e94SZhangZifei val imode = UInt(2.W) 318fcff7e94SZhangZifei val dmode = UInt(2.W) 319fcff7e94SZhangZifei } 3208fc4e859SZhangZifei 3218fc4e859SZhangZifei override def toPrintable: Printable = { 3228fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 3238fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 3248fc4e859SZhangZifei } 325fcff7e94SZhangZifei} 326fcff7e94SZhangZifei 327fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle { 328fcff7e94SZhangZifei val valid = Bool() 329fcff7e94SZhangZifei val bits = new Bundle { 330fcff7e94SZhangZifei val rs1 = Bool() 331fcff7e94SZhangZifei val rs2 = Bool() 332fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 333fcff7e94SZhangZifei } 3348fc4e859SZhangZifei 3358fc4e859SZhangZifei override def toPrintable: Printable = { 3368fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 3378fc4e859SZhangZifei } 338fcff7e94SZhangZifei} 339