xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 7d793c5a0b5825c28f7f878315fcf6a456eb4461)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm
6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr
70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
842707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr
9be25371aSYikeZhouimport xiangshan.backend.decode.XDecode
105c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
1166b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
12f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter
13f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter
14ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst
15f634c609SLingrui98import xiangshan.frontend.GlobalHistory
16ceaf5e1fSLingrui98import utils._
172fbdb79bSLingrui98import scala.math.max
18d471c5aeSLingrui98import Chisel.experimental.chiselName
191e3fad10SLinJiawei
205844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
211e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
2228958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
2328958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
244ec80874Szoujr  val pdmask = UInt(PredictWidth.W)
2542696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
2642696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
2728958354Szhanglinjuan  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
2843ad9482SLingrui98  val bpuMeta = Vec(PredictWidth, new BpuMeta)
29a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
305a67e465Szhanglinjuan  val ipf = Bool()
317e6acce3Sjinyue110  val acf = Bool()
325a67e465Szhanglinjuan  val crossPageIPFFix = Bool()
330f94ebecSzoujr  val predTaken = Bool()
341e3fad10SLinJiawei}
351e3fad10SLinJiawei
36627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
373803411bSzhanglinjuan  val valid = Bool()
3835fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
39627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
403803411bSzhanglinjuan}
413803411bSzhanglinjuan
42627c0a19Szhanglinjuanobject ValidUndirectioned {
43627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
44627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
453803411bSzhanglinjuan  }
463803411bSzhanglinjuan}
473803411bSzhanglinjuan
48534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter {
492fbdb79bSLingrui98  def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_)
502fbdb79bSLingrui98  def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_))
512fbdb79bSLingrui98  def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1
522fbdb79bSLingrui98  val tageTaken = if (useSC) Bool() else UInt(0.W)
532fbdb79bSLingrui98  val scUsed    = if (useSC) Bool() else UInt(0.W)
542fbdb79bSLingrui98  val scPred    = if (useSC) Bool() else UInt(0.W)
552fbdb79bSLingrui98  // Suppose ctrbits of all tables are identical
562fbdb79bSLingrui98  val ctrs      = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W))
576b98bdcbSLingrui98  val sumAbs    = if (useSC) UInt(sumCtrBits.W) else UInt(0.W)
582fbdb79bSLingrui98}
592fbdb79bSLingrui98
60f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter {
61627c0a19Szhanglinjuan  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
621e7d14a8Szhanglinjuan  val altDiffers = Bool()
631e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
641e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
65627c0a19Szhanglinjuan  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
666b98bdcbSLingrui98  val taken = Bool()
672fbdb79bSLingrui98  val scMeta = new SCMeta(EnableSC)
681e7d14a8Szhanglinjuan}
691e7d14a8Szhanglinjuan
70d471c5aeSLingrui98@chiselName
71ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst {
72ceaf5e1fSLingrui98  // val redirect = Bool()
73ceaf5e1fSLingrui98  val takens = UInt(PredictWidth.W)
74ceaf5e1fSLingrui98  // val jmpIdx = UInt(log2Up(PredictWidth).W)
75ceaf5e1fSLingrui98  val brMask = UInt(PredictWidth.W)
76ceaf5e1fSLingrui98  val jalMask = UInt(PredictWidth.W)
77ceaf5e1fSLingrui98  val targets = Vec(PredictWidth, UInt(VAddrBits.W))
78ceaf5e1fSLingrui98
79ceaf5e1fSLingrui98  // marks the last 2 bytes of this fetch packet
80ceaf5e1fSLingrui98  // val endsAtTheEndOfFirstBank = Bool()
81ceaf5e1fSLingrui98  // val endsAtTheEndOfLastBank = Bool()
82ceaf5e1fSLingrui98
83576af497SLingrui98  // half RVI could only start at the end of a packet
84576af497SLingrui98  val hasHalfRVI = Bool()
85ceaf5e1fSLingrui98
86ceaf5e1fSLingrui98
87818ec9f9SLingrui98  // assumes that only one of the two conditions could be true
88576af497SLingrui98  def lastHalfRVIMask = Cat(hasHalfRVI.asUInt, 0.U((PredictWidth-1).W))
89ceaf5e1fSLingrui98
90ceaf5e1fSLingrui98  def lastHalfRVIClearMask = ~lastHalfRVIMask
91ceaf5e1fSLingrui98  // is taken from half RVI
92576af497SLingrui98  def lastHalfRVITaken = takens(PredictWidth-1) && hasHalfRVI
93ceaf5e1fSLingrui98
94576af497SLingrui98  def lastHalfRVIIdx = (PredictWidth-1).U
95ceaf5e1fSLingrui98  // should not be used if not lastHalfRVITaken
96576af497SLingrui98  def lastHalfRVITarget = targets(PredictWidth-1)
97ceaf5e1fSLingrui98
98ceaf5e1fSLingrui98  def realTakens  = takens  & lastHalfRVIClearMask
99ceaf5e1fSLingrui98  def realBrMask  = brMask  & lastHalfRVIClearMask
100ceaf5e1fSLingrui98  def realJalMask = jalMask & lastHalfRVIClearMask
101ceaf5e1fSLingrui98
102c0c378b3SLingrui98  def brNotTakens = (~takens & realBrMask)
103ceaf5e1fSLingrui98  def sawNotTakenBr = VecInit((0 until PredictWidth).map(i =>
10444ff7871SLingrui98                       (if (i == 0) false.B else ParallelORR(brNotTakens(i-1,0)))))
105580c7a5eSLingrui98  // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR
10644ff7871SLingrui98  def unmaskedJmpIdx = ParallelPriorityEncoder(takens)
107818ec9f9SLingrui98  // if not taken before the half RVI inst
108576af497SLingrui98  def saveHalfRVI = hasHalfRVI && !(ParallelORR(takens(PredictWidth-2,0)))
109ceaf5e1fSLingrui98  // could get PredictWidth-1 when only the first bank is valid
11044ff7871SLingrui98  def jmpIdx = ParallelPriorityEncoder(realTakens)
111ceaf5e1fSLingrui98  // only used when taken
112c0c378b3SLingrui98  def target = {
113c0c378b3SLingrui98    val generator = new PriorityMuxGenerator[UInt]
114c0c378b3SLingrui98    generator.register(realTakens.asBools, targets, List.fill(PredictWidth)(None))
115c0c378b3SLingrui98    generator()
116c0c378b3SLingrui98  }
11744ff7871SLingrui98  def taken = ParallelORR(realTakens)
11844ff7871SLingrui98  def takenOnBr = taken && ParallelPriorityMux(realTakens, realBrMask.asBools)
11944ff7871SLingrui98  def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(realTakens, sawNotTakenBr), ParallelORR(brNotTakens))
12066b0d0c3Szhanglinjuan}
12166b0d0c3Szhanglinjuan
12243ad9482SLingrui98class BpuMeta extends XSBundle with HasBPUParameter {
12353bf6077SLingrui98  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
124e3aeae54SLingrui98  val ubtbHits = Bool()
12553bf6077SLingrui98  val btbWriteWay = UInt(log2Up(BtbWays).W)
126035fad39SGouLingrui  val btbHitJal = Bool()
127e3aeae54SLingrui98  val bimCtr = UInt(2.W)
128f226232fSzhanglinjuan  val tageMeta = new TageMeta
12966b0d0c3Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
13066b0d0c3Szhanglinjuan  val rasTopCtr = UInt(8.W)
131ed809609Sjinyue110  val rasToqAddr = UInt(VAddrBits.W)
132c5ed092cSLingrui98  val fetchIdx = UInt(log2Up(PredictWidth).W)
1337d053a60Szhanglinjuan  val specCnt = UInt(10.W)
134f634c609SLingrui98  // for global history
13503746a0dSLingrui98  val predTaken = Bool()
136f634c609SLingrui98  val hist = new GlobalHistory
137f634c609SLingrui98  val predHist = new GlobalHistory
1384a5c1190SGouLingrui  val sawNotTakenBranch = Bool()
139f226232fSzhanglinjuan
1403a48285bSGouLingrui  val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1413a48285bSGouLingrui  val debug_btb_cycle  = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
1423a48285bSGouLingrui  val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W)
143ec776fa0SLingrui98
144*7d793c5aSzoujr  val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor}
145*7d793c5aSzoujr
146f634c609SLingrui98  // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
147f634c609SLingrui98  //   this.histPtr := histPtr
148f634c609SLingrui98  //   this.tageMeta := tageMeta
149f634c609SLingrui98  //   this.rasSp := rasSp
150f634c609SLingrui98  //   this.rasTopCtr := rasTopCtr
151f634c609SLingrui98  //   this.asUInt
152f634c609SLingrui98  // }
153f226232fSzhanglinjuan  def size = 0.U.asTypeOf(this).getWidth
154f226232fSzhanglinjuan  def fromUInt(x: UInt) = x.asTypeOf(this)
15566b0d0c3Szhanglinjuan}
15666b0d0c3Szhanglinjuan
15704fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst {
158ceaf5e1fSLingrui98  val hasLastHalfRVI = Bool()
1596215f044SLingrui98  val mask = UInt(PredictWidth.W)
160576af497SLingrui98  val lastHalf = Bool()
1616215f044SLingrui98  val pd = Vec(PredictWidth, (new PreDecodeInfo))
1626fb61704Szhanglinjuan}
1636fb61704Szhanglinjuan
164*7d793c5aSzoujrclass CfiUpdateInfo extends XSBundle with HasBPUParameter {
165f226232fSzhanglinjuan  // from backend
16669cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
167608ba82cSzhanglinjuan  val pnpc = UInt(VAddrBits.W)
1686215f044SLingrui98  val fetchIdx = UInt(log2Up(PredictWidth).W)
169f226232fSzhanglinjuan  // frontend -> backend -> frontend
170f226232fSzhanglinjuan  val pd = new PreDecodeInfo
17143ad9482SLingrui98  val bpuMeta = new BpuMeta
172fe3a74fcSYinan Xu
173fe3a74fcSYinan Xu  // need pipeline update
174b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
1759a2e6b8aSLinJiawei  val brTarget = UInt(VAddrBits.W)
1769a2e6b8aSLinJiawei  val taken = Bool()
177b2e6921eSLinJiawei  val isMisPred = Bool()
178e965d004Szhanglinjuan  val brTag = new BrqPtr
179ae97381fSYinan Xu  val isReplay = Bool()
180b2e6921eSLinJiawei}
181b2e6921eSLinJiawei
1821e3fad10SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
1831e3fad10SLinJiaweiclass CtrlFlow extends XSBundle {
1845844fcf0SLinJiawei  val instr = UInt(32.W)
1855844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
1865844fcf0SLinJiawei  val exceptionVec = Vec(16, Bool())
1875844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
18843ad9482SLingrui98  val brUpdate = new CfiUpdateInfo
189c84054caSLinJiawei  val crossPageIPFFix = Bool()
1905844fcf0SLinJiawei}
1915844fcf0SLinJiawei
192579b9f28SLinJiawei
193579b9f28SLinJiaweiclass FPUCtrlSignals extends XSBundle {
1942ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
1952ce29ed6SLinJiawei	val typeTagIn = UInt(2.W)
1962ce29ed6SLinJiawei	val typeTagOut = UInt(2.W)
1972ce29ed6SLinJiawei  val fromInt = Bool()
1982ce29ed6SLinJiawei  val wflags = Bool()
1992ce29ed6SLinJiawei  val fpWen = Bool()
2002ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
2012ce29ed6SLinJiawei  val div = Bool()
2022ce29ed6SLinJiawei  val sqrt = Bool()
2032ce29ed6SLinJiawei  val fcvt = Bool()
2042ce29ed6SLinJiawei  val typ = UInt(2.W)
2052ce29ed6SLinJiawei  val fmt = UInt(2.W)
2062ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
207579b9f28SLinJiawei}
208579b9f28SLinJiawei
2095844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
2105844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
2119a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
2129a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
2139a2e6b8aSLinJiawei  val ldest = UInt(5.W)
2149a2e6b8aSLinJiawei  val fuType = FuType()
2159a2e6b8aSLinJiawei  val fuOpType = FuOpType()
2169a2e6b8aSLinJiawei  val rfWen = Bool()
2179a2e6b8aSLinJiawei  val fpWen = Bool()
2189a2e6b8aSLinJiawei  val isXSTrap = Bool()
2192d366136SLinJiawei  val noSpecExec = Bool()  // wait forward
2202d366136SLinJiawei  val blockBackward  = Bool()  // block backward
22145a56a29SZhangZifei  val flushPipe  = Bool()  // This inst will flush all the pipe when commit, like exception but can commit
222db34a189SLinJiawei  val isRVF = Bool()
223c2a8ae00SYikeZhou  val selImm = SelImm()
224db34a189SLinJiawei  val imm = UInt(XLEN.W)
225a3edac52SYinan Xu  val commitType = CommitType()
226579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
227be25371aSYikeZhou
228be25371aSYikeZhou  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = {
229be25371aSYikeZhou    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table)
230be25371aSYikeZhou    val signals =
2314d24c305SYikeZhou      Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen,
232c2a8ae00SYikeZhou          isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm)
233be25371aSYikeZhou    signals zip decoder map { case(s, d) => s := d }
2344d24c305SYikeZhou    commitType := DontCare
235be25371aSYikeZhou    this
236be25371aSYikeZhou  }
2375844fcf0SLinJiawei}
2385844fcf0SLinJiawei
2395844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
2405844fcf0SLinJiawei  val cf = new CtrlFlow
2415844fcf0SLinJiawei  val ctrl = new CtrlSignals
242bfa4b2b4SLinJiawei  val brTag = new BrqPtr
2435844fcf0SLinJiawei}
2445844fcf0SLinJiawei
245ba4100caSYinan Xuclass PerfDebugInfo extends XSBundle {
246ba4100caSYinan Xu  // val fetchTime = UInt(64.W)
247ba4100caSYinan Xu  val renameTime = UInt(64.W)
2487cef916fSYinan Xu  val dispatchTime = UInt(64.W)
249ba4100caSYinan Xu  val issueTime = UInt(64.W)
250ba4100caSYinan Xu  val writebackTime = UInt(64.W)
2517cef916fSYinan Xu  // val commitTime = UInt(64.W)
252ba4100caSYinan Xu}
253ba4100caSYinan Xu
25448d1472eSWilliam Wang// Separate LSQ
255fe6452fcSYinan Xuclass LSIdx extends XSBundle {
256915c0dd4SYinan Xu  val lqIdx = new LqPtr
2575c1ae31bSYinan Xu  val sqIdx = new SqPtr
25824726fbfSWilliam Wang}
25924726fbfSWilliam Wang
260b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
261fe6452fcSYinan Xuclass MicroOp extends CfCtrl {
2629a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
2639a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
26442707b3bSYinan Xu  val roqIdx = new RoqPtr
265fe6452fcSYinan Xu  val lqIdx = new LqPtr
266fe6452fcSYinan Xu  val sqIdx = new SqPtr
267355fcd20SAllen  val diffTestDebugLrScValid = Bool()
2687cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
2695844fcf0SLinJiawei}
2705844fcf0SLinJiawei
2714d8e0a7fSYinan Xuclass Redirect extends XSBundle {
27242707b3bSYinan Xu  val roqIdx = new RoqPtr
273bfb958a3SYinan Xu  val level = RedirectLevel()
274bfb958a3SYinan Xu  val interrupt = Bool()
275b2e6921eSLinJiawei  val pc = UInt(VAddrBits.W)
276b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
277b2e6921eSLinJiawei  val brTag = new BrqPtr
278bfb958a3SYinan Xu
279bfb958a3SYinan Xu  def isUnconditional() = RedirectLevel.isUnconditional(level)
280bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
281bfb958a3SYinan Xu  def isException() = RedirectLevel.isException(level)
282a25b1bceSLinJiawei}
283a25b1bceSLinJiawei
2845844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
2855c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
2865c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
2875c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
2885844fcf0SLinJiawei}
2895844fcf0SLinJiawei
29060deaca2SLinJiaweiclass ReplayPregReq extends XSBundle {
29160deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
29260deaca2SLinJiawei  val isInt = Bool()
29360deaca2SLinJiawei  val isFp = Bool()
29460deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
2955844fcf0SLinJiawei}
2965844fcf0SLinJiawei
297e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
29872235fa4SWilliam Wang  val isMMIO = Bool()
2998635f18fSwangkaifan  val isPerfCnt = Bool()
300e402d94eSWilliam Wang}
3015844fcf0SLinJiawei
3025844fcf0SLinJiaweiclass ExuInput extends XSBundle {
3035844fcf0SLinJiawei  val uop = new MicroOp
3049684eb4fSLinJiawei  val src1, src2, src3 = UInt((XLEN+1).W)
3055844fcf0SLinJiawei}
3065844fcf0SLinJiawei
3075844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
3085844fcf0SLinJiawei  val uop = new MicroOp
3099684eb4fSLinJiawei  val data = UInt((XLEN+1).W)
3107f1506e3SLinJiawei  val fflags  = UInt(5.W)
31197cfa7f8SLinJiawei  val redirectValid = Bool()
31297cfa7f8SLinJiawei  val redirect = new Redirect
31343ad9482SLingrui98  val brUpdate = new CfiUpdateInfo
314e402d94eSWilliam Wang  val debug = new DebugBundle
3155844fcf0SLinJiawei}
3165844fcf0SLinJiawei
31735bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle {
31835bfeecbSYinan Xu  val mtip = Input(Bool())
31935bfeecbSYinan Xu  val msip = Input(Bool())
32035bfeecbSYinan Xu  val meip = Input(Bool())
3215844fcf0SLinJiawei}
3225844fcf0SLinJiawei
32335bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle {
32435bfeecbSYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
3253fa7b737SYinan Xu  val isInterrupt = Input(Bool())
32635bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
32735bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
32835bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
32935bfeecbSYinan Xu  val interrupt = Output(Bool())
33035bfeecbSYinan Xu}
33135bfeecbSYinan Xu
332fe6452fcSYinan Xuclass RoqCommitInfo extends XSBundle {
333fe6452fcSYinan Xu  val ldest = UInt(5.W)
334fe6452fcSYinan Xu  val rfWen = Bool()
335fe6452fcSYinan Xu  val fpWen = Bool()
336a1fd7de4SLinJiawei  val wflags = Bool()
337fe6452fcSYinan Xu  val commitType = CommitType()
338fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
339fe6452fcSYinan Xu  val old_pdest = UInt(PhyRegIdxWidth.W)
340fe6452fcSYinan Xu  val lqIdx = new LqPtr
341fe6452fcSYinan Xu  val sqIdx = new SqPtr
3425844fcf0SLinJiawei
3439ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3449ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
345fe6452fcSYinan Xu}
3465844fcf0SLinJiawei
34721e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle {
34821e7a6c5SYinan Xu  val isWalk = Output(Bool())
34921e7a6c5SYinan Xu  val valid = Vec(CommitWidth, Output(Bool()))
350fe6452fcSYinan Xu  val info = Vec(CommitWidth, Output(new RoqCommitInfo))
35121e7a6c5SYinan Xu
35221e7a6c5SYinan Xu  def hasWalkInstr = isWalk && valid.asUInt.orR
35321e7a6c5SYinan Xu  def hasCommitInstr = !isWalk && valid.asUInt.orR
3545844fcf0SLinJiawei}
3555844fcf0SLinJiawei
35642707b3bSYinan Xuclass TlbFeedback extends XSBundle {
35742707b3bSYinan Xu  val roqIdx = new RoqPtr
358037a131fSWilliam Wang  val hit = Bool()
359037a131fSWilliam Wang}
360037a131fSWilliam Wang
3615844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
3625844fcf0SLinJiawei  // to backend end
3635844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
3645844fcf0SLinJiawei  // from backend
3658b922c39SYinan Xu  val redirect = Flipped(ValidIO(UInt(VAddrBits.W)))
36643ad9482SLingrui98  // val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo))
36743ad9482SLingrui98  val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo))
3681e3fad10SLinJiawei}
369fcff7e94SZhangZifei
370fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle {
371fcff7e94SZhangZifei  val satp = new Bundle {
372fcff7e94SZhangZifei    val mode = UInt(4.W) // TODO: may change number to parameter
373fcff7e94SZhangZifei    val asid = UInt(16.W)
374fcff7e94SZhangZifei    val ppn  = UInt(44.W) // just use PAddrBits - 3 - vpnnLen
375fcff7e94SZhangZifei  }
376fcff7e94SZhangZifei  val priv = new Bundle {
377fcff7e94SZhangZifei    val mxr = Bool()
378fcff7e94SZhangZifei    val sum = Bool()
379fcff7e94SZhangZifei    val imode = UInt(2.W)
380fcff7e94SZhangZifei    val dmode = UInt(2.W)
381fcff7e94SZhangZifei  }
3828fc4e859SZhangZifei
3838fc4e859SZhangZifei  override def toPrintable: Printable = {
3848fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
3858fc4e859SZhangZifei    p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
3868fc4e859SZhangZifei  }
387fcff7e94SZhangZifei}
388fcff7e94SZhangZifei
389fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle {
390fcff7e94SZhangZifei  val valid = Bool()
391fcff7e94SZhangZifei  val bits = new Bundle {
392fcff7e94SZhangZifei    val rs1 = Bool()
393fcff7e94SZhangZifei    val rs2 = Bool()
394fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
395fcff7e94SZhangZifei  }
3968fc4e859SZhangZifei
3978fc4e859SZhangZifei  override def toPrintable: Printable = {
3988fc4e859SZhangZifei    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}"
3998fc4e859SZhangZifei  }
400fcff7e94SZhangZifei}
401