11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 842707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 9b0ae3ac4SLinJiaweiimport xiangshan.backend.decode.{ImmUnion, XDecode} 105c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 1166b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 12f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 13f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 14ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst 15f634c609SLingrui98import xiangshan.frontend.GlobalHistory 16*7447ee13SLingrui98import xiangshan.frontend.RASEntry 17ceaf5e1fSLingrui98import utils._ 18b0ae3ac4SLinJiawei 192fbdb79bSLingrui98import scala.math.max 20d471c5aeSLingrui98import Chisel.experimental.chiselName 211e3fad10SLinJiawei 225844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 231e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 2428958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 2528958354Szhanglinjuan val mask = UInt(PredictWidth.W) 264ec80874Szoujr val pdmask = UInt(PredictWidth.W) 2742696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 2842696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 2928958354Szhanglinjuan val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 3043ad9482SLingrui98 val bpuMeta = Vec(PredictWidth, new BpuMeta) 31a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 325a67e465Szhanglinjuan val ipf = Bool() 337e6acce3Sjinyue110 val acf = Bool() 345a67e465Szhanglinjuan val crossPageIPFFix = Bool() 350f94ebecSzoujr val predTaken = Bool() 361e3fad10SLinJiawei} 371e3fad10SLinJiawei 38627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 393803411bSzhanglinjuan val valid = Bool() 4035fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 41627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 423803411bSzhanglinjuan} 433803411bSzhanglinjuan 44627c0a19Szhanglinjuanobject ValidUndirectioned { 45627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 46627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 473803411bSzhanglinjuan } 483803411bSzhanglinjuan} 493803411bSzhanglinjuan 50534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter { 512fbdb79bSLingrui98 def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_) 522fbdb79bSLingrui98 def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_)) 532fbdb79bSLingrui98 def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1 542fbdb79bSLingrui98 val tageTaken = if (useSC) Bool() else UInt(0.W) 552fbdb79bSLingrui98 val scUsed = if (useSC) Bool() else UInt(0.W) 562fbdb79bSLingrui98 val scPred = if (useSC) Bool() else UInt(0.W) 572fbdb79bSLingrui98 // Suppose ctrbits of all tables are identical 582fbdb79bSLingrui98 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 596b98bdcbSLingrui98 val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W) 602fbdb79bSLingrui98} 612fbdb79bSLingrui98 62f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter { 63627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 641e7d14a8Szhanglinjuan val altDiffers = Bool() 651e7d14a8Szhanglinjuan val providerU = UInt(2.W) 661e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 67627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 686b98bdcbSLingrui98 val taken = Bool() 692fbdb79bSLingrui98 val scMeta = new SCMeta(EnableSC) 701e7d14a8Szhanglinjuan} 711e7d14a8Szhanglinjuan 72d471c5aeSLingrui98@chiselName 73ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst { 74ceaf5e1fSLingrui98 // val redirect = Bool() 75ceaf5e1fSLingrui98 val takens = UInt(PredictWidth.W) 76ceaf5e1fSLingrui98 // val jmpIdx = UInt(log2Up(PredictWidth).W) 77ceaf5e1fSLingrui98 val brMask = UInt(PredictWidth.W) 78ceaf5e1fSLingrui98 val jalMask = UInt(PredictWidth.W) 79ceaf5e1fSLingrui98 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 80ceaf5e1fSLingrui98 81ceaf5e1fSLingrui98 // marks the last 2 bytes of this fetch packet 82ceaf5e1fSLingrui98 // val endsAtTheEndOfFirstBank = Bool() 83ceaf5e1fSLingrui98 // val endsAtTheEndOfLastBank = Bool() 84ceaf5e1fSLingrui98 85576af497SLingrui98 // half RVI could only start at the end of a packet 86576af497SLingrui98 val hasHalfRVI = Bool() 87ceaf5e1fSLingrui98 88ceaf5e1fSLingrui98 89818ec9f9SLingrui98 // assumes that only one of the two conditions could be true 90576af497SLingrui98 def lastHalfRVIMask = Cat(hasHalfRVI.asUInt, 0.U((PredictWidth-1).W)) 91ceaf5e1fSLingrui98 92ceaf5e1fSLingrui98 def lastHalfRVIClearMask = ~lastHalfRVIMask 93ceaf5e1fSLingrui98 // is taken from half RVI 94576af497SLingrui98 def lastHalfRVITaken = takens(PredictWidth-1) && hasHalfRVI 95ceaf5e1fSLingrui98 96576af497SLingrui98 def lastHalfRVIIdx = (PredictWidth-1).U 97ceaf5e1fSLingrui98 // should not be used if not lastHalfRVITaken 98576af497SLingrui98 def lastHalfRVITarget = targets(PredictWidth-1) 99ceaf5e1fSLingrui98 100ceaf5e1fSLingrui98 def realTakens = takens & lastHalfRVIClearMask 101ceaf5e1fSLingrui98 def realBrMask = brMask & lastHalfRVIClearMask 102ceaf5e1fSLingrui98 def realJalMask = jalMask & lastHalfRVIClearMask 103ceaf5e1fSLingrui98 104c0c378b3SLingrui98 def brNotTakens = (~takens & realBrMask) 105ceaf5e1fSLingrui98 def sawNotTakenBr = VecInit((0 until PredictWidth).map(i => 10644ff7871SLingrui98 (if (i == 0) false.B else ParallelORR(brNotTakens(i-1,0))))) 107580c7a5eSLingrui98 // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR 10844ff7871SLingrui98 def unmaskedJmpIdx = ParallelPriorityEncoder(takens) 109818ec9f9SLingrui98 // if not taken before the half RVI inst 110576af497SLingrui98 def saveHalfRVI = hasHalfRVI && !(ParallelORR(takens(PredictWidth-2,0))) 111ceaf5e1fSLingrui98 // could get PredictWidth-1 when only the first bank is valid 11244ff7871SLingrui98 def jmpIdx = ParallelPriorityEncoder(realTakens) 113ceaf5e1fSLingrui98 // only used when taken 114c0c378b3SLingrui98 def target = { 115c0c378b3SLingrui98 val generator = new PriorityMuxGenerator[UInt] 116c0c378b3SLingrui98 generator.register(realTakens.asBools, targets, List.fill(PredictWidth)(None)) 117c0c378b3SLingrui98 generator() 118c0c378b3SLingrui98 } 11944ff7871SLingrui98 def taken = ParallelORR(realTakens) 12044ff7871SLingrui98 def takenOnBr = taken && ParallelPriorityMux(realTakens, realBrMask.asBools) 12144ff7871SLingrui98 def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(realTakens, sawNotTakenBr), ParallelORR(brNotTakens)) 12266b0d0c3Szhanglinjuan} 12366b0d0c3Szhanglinjuan 12443ad9482SLingrui98class BpuMeta extends XSBundle with HasBPUParameter { 12553bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 126e3aeae54SLingrui98 val ubtbHits = Bool() 12753bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 128035fad39SGouLingrui val btbHitJal = Bool() 129e3aeae54SLingrui98 val bimCtr = UInt(2.W) 130f226232fSzhanglinjuan val tageMeta = new TageMeta 13166b0d0c3Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 13266b0d0c3Szhanglinjuan val rasTopCtr = UInt(8.W) 133ed809609Sjinyue110 val rasToqAddr = UInt(VAddrBits.W) 134c5ed092cSLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 1357d053a60Szhanglinjuan val specCnt = UInt(10.W) 136f634c609SLingrui98 // for global history 13703746a0dSLingrui98 val predTaken = Bool() 138f634c609SLingrui98 val hist = new GlobalHistory 139f634c609SLingrui98 val predHist = new GlobalHistory 1404a5c1190SGouLingrui val sawNotTakenBranch = Bool() 141f226232fSzhanglinjuan 1423a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1433a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1443a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 145ec776fa0SLingrui98 1467d793c5aSzoujr val predictor = if (BPUDebug) UInt(log2Up(4).W) else UInt(0.W) // Mark which component this prediction comes from {ubtb, btb, tage, loopPredictor} 1477d793c5aSzoujr 148f634c609SLingrui98 // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 149f634c609SLingrui98 // this.histPtr := histPtr 150f634c609SLingrui98 // this.tageMeta := tageMeta 151f634c609SLingrui98 // this.rasSp := rasSp 152f634c609SLingrui98 // this.rasTopCtr := rasTopCtr 153f634c609SLingrui98 // this.asUInt 154f634c609SLingrui98 // } 155f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 156f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 15766b0d0c3Szhanglinjuan} 15866b0d0c3Szhanglinjuan 15904fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst { 160ceaf5e1fSLingrui98 val hasLastHalfRVI = Bool() 1616215f044SLingrui98 val mask = UInt(PredictWidth.W) 162576af497SLingrui98 val lastHalf = Bool() 1636215f044SLingrui98 val pd = Vec(PredictWidth, (new PreDecodeInfo)) 1646fb61704Szhanglinjuan} 1656fb61704Szhanglinjuan 1667d793c5aSzoujrclass CfiUpdateInfo extends XSBundle with HasBPUParameter { 167f226232fSzhanglinjuan // from backend 16869cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 169608ba82cSzhanglinjuan val pnpc = UInt(VAddrBits.W) 1706215f044SLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 171f226232fSzhanglinjuan // frontend -> backend -> frontend 172f226232fSzhanglinjuan val pd = new PreDecodeInfo 17343ad9482SLingrui98 val bpuMeta = new BpuMeta 174fe3a74fcSYinan Xu 175fe3a74fcSYinan Xu // need pipeline update 176b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 1779a2e6b8aSLinJiawei val brTarget = UInt(VAddrBits.W) 1789a2e6b8aSLinJiawei val taken = Bool() 179b2e6921eSLinJiawei val isMisPred = Bool() 180e965d004Szhanglinjuan val brTag = new BrqPtr 181ae97381fSYinan Xu val isReplay = Bool() 182b2e6921eSLinJiawei} 183b2e6921eSLinJiawei 1841e3fad10SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 1851e3fad10SLinJiaweiclass CtrlFlow extends XSBundle { 1865844fcf0SLinJiawei val instr = UInt(32.W) 1875844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 188baf8def6SYinan Xu val exceptionVec = ExceptionVec() 1895844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 19043ad9482SLingrui98 val brUpdate = new CfiUpdateInfo 191c84054caSLinJiawei val crossPageIPFFix = Bool() 1925844fcf0SLinJiawei} 1935844fcf0SLinJiawei 194ec778fd0SLingrui98class OfqEntry extends XSBundle { 195ec778fd0SLingrui98 // fetch pc, pc of each inst could be generated by concatenation 196ec778fd0SLingrui98 val pc = UInt(VAddrBits.W) 197ec778fd0SLingrui98 198ec778fd0SLingrui98 // prediction metas 199ec778fd0SLingrui98 val hist = new GlobalHistory 200ec778fd0SLingrui98 val predHist = new GlobalHistory 201ec778fd0SLingrui98 val rasSp = UInt(log2Ceil(RasSize).W) 202ec778fd0SLingrui98 val rasTop = new RASEntry() 203ec778fd0SLingrui98 val metas = Vec(PredictWidth, new BpuMeta) 204ec778fd0SLingrui98 205ec778fd0SLingrui98 val brMask = UInt(PredictWidth.W) 206ec778fd0SLingrui98 val jalMask = UInt(PredictWidth.W) 207ec778fd0SLingrui98 208ec778fd0SLingrui98 val mispred = UInt(PredictWidth.W) 209ec778fd0SLingrui98} 210ec778fd0SLingrui98 211ec778fd0SLingrui98 212579b9f28SLinJiawei 213579b9f28SLinJiaweiclass FPUCtrlSignals extends XSBundle { 2142ce29ed6SLinJiawei val isAddSub = Bool() // swap23 2152ce29ed6SLinJiawei val typeTagIn = UInt(2.W) 2162ce29ed6SLinJiawei val typeTagOut = UInt(2.W) 2172ce29ed6SLinJiawei val fromInt = Bool() 2182ce29ed6SLinJiawei val wflags = Bool() 2192ce29ed6SLinJiawei val fpWen = Bool() 2202ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 2212ce29ed6SLinJiawei val div = Bool() 2222ce29ed6SLinJiawei val sqrt = Bool() 2232ce29ed6SLinJiawei val fcvt = Bool() 2242ce29ed6SLinJiawei val typ = UInt(2.W) 2252ce29ed6SLinJiawei val fmt = UInt(2.W) 2262ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 227579b9f28SLinJiawei} 228579b9f28SLinJiawei 2295844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 2305844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 2319a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 2329a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 2339a2e6b8aSLinJiawei val ldest = UInt(5.W) 2349a2e6b8aSLinJiawei val fuType = FuType() 2359a2e6b8aSLinJiawei val fuOpType = FuOpType() 2369a2e6b8aSLinJiawei val rfWen = Bool() 2379a2e6b8aSLinJiawei val fpWen = Bool() 2389a2e6b8aSLinJiawei val isXSTrap = Bool() 2392d366136SLinJiawei val noSpecExec = Bool() // wait forward 2402d366136SLinJiawei val blockBackward = Bool() // block backward 24145a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 242db34a189SLinJiawei val isRVF = Bool() 243c2a8ae00SYikeZhou val selImm = SelImm() 244b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 245a3edac52SYinan Xu val commitType = CommitType() 246579b9f28SLinJiawei val fpu = new FPUCtrlSignals 247be25371aSYikeZhou 248be25371aSYikeZhou def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = { 249be25371aSYikeZhou val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 250be25371aSYikeZhou val signals = 2514d24c305SYikeZhou Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen, 252c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 253be25371aSYikeZhou signals zip decoder map { case(s, d) => s := d } 2544d24c305SYikeZhou commitType := DontCare 255be25371aSYikeZhou this 256be25371aSYikeZhou } 2575844fcf0SLinJiawei} 2585844fcf0SLinJiawei 2595844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 2605844fcf0SLinJiawei val cf = new CtrlFlow 2615844fcf0SLinJiawei val ctrl = new CtrlSignals 262bfa4b2b4SLinJiawei val brTag = new BrqPtr 2635844fcf0SLinJiawei} 2645844fcf0SLinJiawei 265ba4100caSYinan Xuclass PerfDebugInfo extends XSBundle { 266ba4100caSYinan Xu // val fetchTime = UInt(64.W) 267ba4100caSYinan Xu val renameTime = UInt(64.W) 2687cef916fSYinan Xu val dispatchTime = UInt(64.W) 269ba4100caSYinan Xu val issueTime = UInt(64.W) 270ba4100caSYinan Xu val writebackTime = UInt(64.W) 2717cef916fSYinan Xu // val commitTime = UInt(64.W) 272ba4100caSYinan Xu} 273ba4100caSYinan Xu 27448d1472eSWilliam Wang// Separate LSQ 275fe6452fcSYinan Xuclass LSIdx extends XSBundle { 276915c0dd4SYinan Xu val lqIdx = new LqPtr 2775c1ae31bSYinan Xu val sqIdx = new SqPtr 27824726fbfSWilliam Wang} 27924726fbfSWilliam Wang 280b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 281fe6452fcSYinan Xuclass MicroOp extends CfCtrl { 2829a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 2839a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 28442707b3bSYinan Xu val roqIdx = new RoqPtr 285fe6452fcSYinan Xu val lqIdx = new LqPtr 286fe6452fcSYinan Xu val sqIdx = new SqPtr 287355fcd20SAllen val diffTestDebugLrScValid = Bool() 2887cef916fSYinan Xu val debugInfo = new PerfDebugInfo 2895844fcf0SLinJiawei} 2905844fcf0SLinJiawei 2914d8e0a7fSYinan Xuclass Redirect extends XSBundle { 29242707b3bSYinan Xu val roqIdx = new RoqPtr 293bfb958a3SYinan Xu val level = RedirectLevel() 294bfb958a3SYinan Xu val interrupt = Bool() 295b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 296b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 297b2e6921eSLinJiawei val brTag = new BrqPtr 298bfb958a3SYinan Xu 299bfb958a3SYinan Xu def isUnconditional() = RedirectLevel.isUnconditional(level) 300bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 301bfb958a3SYinan Xu def isException() = RedirectLevel.isException(level) 302a25b1bceSLinJiawei} 303a25b1bceSLinJiawei 3045844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 3055c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 3065c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 3075c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 3085844fcf0SLinJiawei} 3095844fcf0SLinJiawei 31060deaca2SLinJiaweiclass ReplayPregReq extends XSBundle { 31160deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 31260deaca2SLinJiawei val isInt = Bool() 31360deaca2SLinJiawei val isFp = Bool() 31460deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 3155844fcf0SLinJiawei} 3165844fcf0SLinJiawei 317e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 31872235fa4SWilliam Wang val isMMIO = Bool() 3198635f18fSwangkaifan val isPerfCnt = Bool() 320e402d94eSWilliam Wang} 3215844fcf0SLinJiawei 3225844fcf0SLinJiaweiclass ExuInput extends XSBundle { 3235844fcf0SLinJiawei val uop = new MicroOp 3249684eb4fSLinJiawei val src1, src2, src3 = UInt((XLEN+1).W) 3255844fcf0SLinJiawei} 3265844fcf0SLinJiawei 3275844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 3285844fcf0SLinJiawei val uop = new MicroOp 3299684eb4fSLinJiawei val data = UInt((XLEN+1).W) 3307f1506e3SLinJiawei val fflags = UInt(5.W) 33197cfa7f8SLinJiawei val redirectValid = Bool() 33297cfa7f8SLinJiawei val redirect = new Redirect 33343ad9482SLingrui98 val brUpdate = new CfiUpdateInfo 334e402d94eSWilliam Wang val debug = new DebugBundle 3355844fcf0SLinJiawei} 3365844fcf0SLinJiawei 33735bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle { 33835bfeecbSYinan Xu val mtip = Input(Bool()) 33935bfeecbSYinan Xu val msip = Input(Bool()) 34035bfeecbSYinan Xu val meip = Input(Bool()) 3415844fcf0SLinJiawei} 3425844fcf0SLinJiawei 34335bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle { 34435bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3453fa7b737SYinan Xu val isInterrupt = Input(Bool()) 34635bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 34735bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 34835bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 34935bfeecbSYinan Xu val interrupt = Output(Bool()) 35035bfeecbSYinan Xu} 35135bfeecbSYinan Xu 352fe6452fcSYinan Xuclass RoqCommitInfo extends XSBundle { 353fe6452fcSYinan Xu val ldest = UInt(5.W) 354fe6452fcSYinan Xu val rfWen = Bool() 355fe6452fcSYinan Xu val fpWen = Bool() 356a1fd7de4SLinJiawei val wflags = Bool() 357fe6452fcSYinan Xu val commitType = CommitType() 358fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 359fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 360fe6452fcSYinan Xu val lqIdx = new LqPtr 361fe6452fcSYinan Xu val sqIdx = new SqPtr 3625844fcf0SLinJiawei 3639ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3649ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 365fe6452fcSYinan Xu} 3665844fcf0SLinJiawei 36721e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle { 36821e7a6c5SYinan Xu val isWalk = Output(Bool()) 36921e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 370fe6452fcSYinan Xu val info = Vec(CommitWidth, Output(new RoqCommitInfo)) 37121e7a6c5SYinan Xu 37221e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 37321e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 3745844fcf0SLinJiawei} 3755844fcf0SLinJiawei 37642707b3bSYinan Xuclass TlbFeedback extends XSBundle { 37742707b3bSYinan Xu val roqIdx = new RoqPtr 378037a131fSWilliam Wang val hit = Bool() 379037a131fSWilliam Wang} 380037a131fSWilliam Wang 3815844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 3825844fcf0SLinJiawei // to backend end 3835844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 3845844fcf0SLinJiawei // from backend 3858b922c39SYinan Xu val redirect = Flipped(ValidIO(UInt(VAddrBits.W))) 38643ad9482SLingrui98 // val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 38743ad9482SLingrui98 val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 3881e3fad10SLinJiawei} 389fcff7e94SZhangZifei 390fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle { 391fcff7e94SZhangZifei val satp = new Bundle { 392fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 393fcff7e94SZhangZifei val asid = UInt(16.W) 394fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 395fcff7e94SZhangZifei } 396fcff7e94SZhangZifei val priv = new Bundle { 397fcff7e94SZhangZifei val mxr = Bool() 398fcff7e94SZhangZifei val sum = Bool() 399fcff7e94SZhangZifei val imode = UInt(2.W) 400fcff7e94SZhangZifei val dmode = UInt(2.W) 401fcff7e94SZhangZifei } 4028fc4e859SZhangZifei 4038fc4e859SZhangZifei override def toPrintable: Printable = { 4048fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 4058fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4068fc4e859SZhangZifei } 407fcff7e94SZhangZifei} 408fcff7e94SZhangZifei 409fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle { 410fcff7e94SZhangZifei val valid = Bool() 411fcff7e94SZhangZifei val bits = new Bundle { 412fcff7e94SZhangZifei val rs1 = Bool() 413fcff7e94SZhangZifei val rs2 = Bool() 414fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 415fcff7e94SZhangZifei } 4168fc4e859SZhangZifei 4178fc4e859SZhangZifei override def toPrintable: Printable = { 4188fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 4198fc4e859SZhangZifei } 420fcff7e94SZhangZifei} 421