xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 6fb6170440667346cfe74250418af1f9ef0c2353)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5e402d94eSWilliam Wangimport bus.simplebus._
60851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
71e3fad10SLinJiawei
85844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
91e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
101e3fad10SLinJiawei  val instrs = Vec(FetchWidth, UInt(32.W))
11e4698824Szoujr  val mask = UInt((FetchWidth*2).W)
121e3fad10SLinJiawei  val pc = UInt(VAddrBits.W) // the pc of first inst in the fetch group
13fda42022Szhanglinjuan  val pnpc = Vec(FetchWidth, UInt(VAddrBits.W))
141e3fad10SLinJiawei}
151e3fad10SLinJiawei
16*6fb61704Szhanglinjuanclass BranchPrediction extends XSBundle {
17*6fb61704Szhanglinjuan  // mask off all the instrs after the first redirect instr
18*6fb61704Szhanglinjuan  val instrValid = Vec(FetchWidth, Bool())
19*6fb61704Szhanglinjuan  // target and BTBtype of the first redirect instr in a fetch package
20*6fb61704Szhanglinjuan  val target = UInt(VAddrBits.W)
21*6fb61704Szhanglinjuan  val _type = UInt(2.W)
22*6fb61704Szhanglinjuan  val hist = UInt(HistoryLength.W)
23*6fb61704Szhanglinjuan}
24*6fb61704Szhanglinjuan
25*6fb61704Szhanglinjuan// Save predecode info in icache
26*6fb61704Szhanglinjuanclass Predecode extends XSBundle {
27*6fb61704Szhanglinjuan  val fuTypes = Vec(FetchWidth, FuType())
28*6fb61704Szhanglinjuan  val fuOpTypes = Vec(FetchWidth, FuOpType())
29*6fb61704Szhanglinjuan}
30*6fb61704Szhanglinjuan
315844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
325844fcf0SLinJiaweiclass CtrlFlow extends XSBundle {
335844fcf0SLinJiawei  val instr = UInt(32.W)
345844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
35fda42022Szhanglinjuan  val pnpc = UInt(VAddrBits.W)
365844fcf0SLinJiawei  val exceptionVec = Vec(16, Bool())
375844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
389a2e6b8aSLinJiawei  val isRVC = Bool()
399a2e6b8aSLinJiawei  val isBr = Bool()
405844fcf0SLinJiawei}
415844fcf0SLinJiawei
425844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
435844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
449a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
459a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
469a2e6b8aSLinJiawei  val ldest = UInt(5.W)
479a2e6b8aSLinJiawei  val fuType = FuType()
489a2e6b8aSLinJiawei  val fuOpType = FuOpType()
499a2e6b8aSLinJiawei  val rfWen = Bool()
509a2e6b8aSLinJiawei  val fpWen = Bool()
519a2e6b8aSLinJiawei  val isXSTrap = Bool()
529a2e6b8aSLinJiawei  val noSpecExec = Bool()  // This inst can not be speculated
539a2e6b8aSLinJiawei  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
54db34a189SLinJiawei  val isRVF = Bool()
55db34a189SLinJiawei  val imm = UInt(XLEN.W)
565844fcf0SLinJiawei}
575844fcf0SLinJiawei
585844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
595844fcf0SLinJiawei  val cf = new CtrlFlow
605844fcf0SLinJiawei  val ctrl = new CtrlSignals
619a2e6b8aSLinJiawei  val brMask = UInt(BrqSize.W)
629a2e6b8aSLinJiawei  val brTag = UInt(BrTagWidth.W)
635844fcf0SLinJiawei}
645844fcf0SLinJiawei
655844fcf0SLinJiawei// CfCtrl -> MicroOp at Rename Stage
665844fcf0SLinJiaweiclass MicroOp extends CfCtrl {
675844fcf0SLinJiawei
689a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
699a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
700851457fSLinJiawei  val freelistAllocPtr = new FreeListPtr
715844fcf0SLinJiawei  val roqIdx = UInt(RoqIdxWidth.W)
725844fcf0SLinJiawei}
735844fcf0SLinJiawei
741e3fad10SLinJiaweiclass Redirect extends XSBundle {
75fda42022Szhanglinjuan  val pc = UInt(VAddrBits.W) // wrongly predicted pc
761e3fad10SLinJiawei  val target = UInt(VAddrBits.W)
7743c072e7Szhanglinjuan  val brTarget = UInt(VAddrBits.W)
785844fcf0SLinJiawei  val brTag = UInt(BrTagWidth.W)
79fda42022Szhanglinjuan  val _type = UInt(2.W)
80*6fb61704Szhanglinjuan  val isCall = Bool()
81fda42022Szhanglinjuan  val taken = Bool()
82*6fb61704Szhanglinjuan  val hist = UInt(HistoryLength.W)
8337fcf7fbSLinJiawei  val isException = Bool()
84c898bc97SWilliam Wang  val roqIdx = UInt(ExtendedRoqIdxWidth.W)
850851457fSLinJiawei  val freelistAllocPtr = new FreeListPtr
865844fcf0SLinJiawei}
875844fcf0SLinJiawei
885844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
895844fcf0SLinJiawei  val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp))
905844fcf0SLinJiawei  val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp))
915844fcf0SLinJiawei  val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp))
925844fcf0SLinJiawei}
935844fcf0SLinJiawei
94e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
9572235fa4SWilliam Wang  val isMMIO = Bool()
96e402d94eSWilliam Wang}
975844fcf0SLinJiawei
985844fcf0SLinJiaweiclass ExuInput extends XSBundle {
995844fcf0SLinJiawei  val uop = new MicroOp
1005844fcf0SLinJiawei  val src1, src2, src3 = UInt(XLEN.W)
1015844fcf0SLinJiawei}
1025844fcf0SLinJiawei
1035844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
1045844fcf0SLinJiawei  val uop = new MicroOp
1055844fcf0SLinJiawei  val data = UInt(XLEN.W)
10697cfa7f8SLinJiawei  val redirectValid = Bool()
10797cfa7f8SLinJiawei  val redirect = new Redirect
108e402d94eSWilliam Wang  val debug = new DebugBundle
1095844fcf0SLinJiawei}
1105844fcf0SLinJiawei
1115844fcf0SLinJiaweiclass ExuIO extends XSBundle {
1125844fcf0SLinJiawei  val in = Flipped(DecoupledIO(new ExuInput))
113c3174e61SZhangZifei  val redirect = Flipped(ValidIO(new Redirect))
1145844fcf0SLinJiawei  val out = DecoupledIO(new ExuOutput)
115e402d94eSWilliam Wang
116e402d94eSWilliam Wang  // for Lsu
117e402d94eSWilliam Wang  val dmem = new SimpleBusUC
1184e1a70f6SWilliam Wang  val scommit = Input(UInt(3.W))
1195844fcf0SLinJiawei}
1205844fcf0SLinJiawei
1215844fcf0SLinJiaweiclass RoqCommit extends XSBundle {
1225844fcf0SLinJiawei  val uop = new MicroOp
123296e7422SLinJiawei  val isWalk = Bool()
1245844fcf0SLinJiawei}
1255844fcf0SLinJiawei
1265844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
1275844fcf0SLinJiawei  // to backend end
1285844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
1295844fcf0SLinJiawei  // from backend
1305844fcf0SLinJiawei  val redirect = Flipped(ValidIO(new Redirect))
1315844fcf0SLinJiawei  val commits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit))) // update branch pred
1321e3fad10SLinJiawei}
133