1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 171e3fad10SLinJiaweipackage xiangshan 181e3fad10SLinJiawei 191e3fad10SLinJiaweiimport chisel3._ 205844fcf0SLinJiaweiimport chisel3.util._ 219aca92b9SYinan Xuimport xiangshan.backend.rob.RobPtr 22f06ca0bfSLingrui98import xiangshan.backend.CtrlToFtqIO 23de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode} 245c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 2566b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 26f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 27dd6c0695SLingrui98import xiangshan.frontend.{GlobalHistory, ShiftingGlobalHistory, CircularGlobalHistory, AllFoldedHistories} 287447ee13SLingrui98import xiangshan.frontend.RASEntry 292b8b2e7aSWilliam Wangimport xiangshan.frontend.BPUCtrl 30e0d9a9f0SLingrui98import xiangshan.frontend.FtqPtr 31c2ad24ebSLingrui98import xiangshan.frontend.CGHPtr 32e0d9a9f0SLingrui98import xiangshan.frontend.FtqRead 33f06ca0bfSLingrui98import xiangshan.frontend.FtqToCtrlIO 34ceaf5e1fSLingrui98import utils._ 35b0ae3ac4SLinJiawei 362fbdb79bSLingrui98import scala.math.max 37d471c5aeSLingrui98import Chisel.experimental.chiselName 382225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 3988825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt 40b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry 4114a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry 42dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories 4367402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 441e3fad10SLinJiawei 45627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 463803411bSzhanglinjuan val valid = Bool() 4735fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 48fe211d16SLinJiawei 493803411bSzhanglinjuan} 503803411bSzhanglinjuan 51627c0a19Szhanglinjuanobject ValidUndirectioned { 52627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 53627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 543803411bSzhanglinjuan } 553803411bSzhanglinjuan} 563803411bSzhanglinjuan 571b7adedcSWilliam Wangobject RSFeedbackType { 5867682d05SWilliam Wang val tlbMiss = 0.U(3.W) 5967682d05SWilliam Wang val mshrFull = 1.U(3.W) 6067682d05SWilliam Wang val dataInvalid = 2.U(3.W) 6167682d05SWilliam Wang val bankConflict = 3.U(3.W) 6267682d05SWilliam Wang val ldVioCheckRedo = 4.U(3.W) 631b7adedcSWilliam Wang 6467682d05SWilliam Wang def apply() = UInt(3.W) 651b7adedcSWilliam Wang} 661b7adedcSWilliam Wang 672225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle { 68097c2688SLingrui98 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 69097c2688SLingrui98 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 70097c2688SLingrui98 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 7151b2a476Szoujr} 7251b2a476Szoujr 732225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 74f226232fSzhanglinjuan // from backend 7569cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 76f226232fSzhanglinjuan // frontend -> backend -> frontend 77f226232fSzhanglinjuan val pd = new PreDecodeInfo 788a5e9243SLinJiawei val rasSp = UInt(log2Up(RasSize).W) 792e947747SLinJiawei val rasEntry = new RASEntry 80c2ad24ebSLingrui98 // val hist = new ShiftingGlobalHistory 81dd6c0695SLingrui98 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 8267402d75SLingrui98 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 8367402d75SLingrui98 val lastBrNumOH = UInt((numBr+1).W) 84b37e4b45SLingrui98 val ghr = UInt(UbtbGHRLength.W) 85c2ad24ebSLingrui98 val histPtr = new CGHPtr 86e7b046c5Szoujr val specCnt = Vec(numBr, UInt(10.W)) 87fe3a74fcSYinan Xu // need pipeline update 888a597714Szoujr val br_hit = Bool() 892e947747SLinJiawei val predTaken = Bool() 90b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 919a2e6b8aSLinJiawei val taken = Bool() 92b2e6921eSLinJiawei val isMisPred = Bool() 93d0527adfSzoujr val shift = UInt((log2Ceil(numBr)+1).W) 94d0527adfSzoujr val addIntoHist = Bool() 9514a6653fSLingrui98 9614a6653fSLingrui98 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 97c2ad24ebSLingrui98 // this.hist := entry.ghist 98dd6c0695SLingrui98 this.folded_hist := entry.folded_hist 9967402d75SLingrui98 this.lastBrNumOH := entry.lastBrNumOH 10067402d75SLingrui98 this.afhob := entry.afhob 101c2ad24ebSLingrui98 this.histPtr := entry.histPtr 10214a6653fSLingrui98 this.rasSp := entry.rasSp 10314a6653fSLingrui98 this.rasEntry := entry.rasEntry 10414a6653fSLingrui98 this 10514a6653fSLingrui98 } 106b2e6921eSLinJiawei} 107b2e6921eSLinJiawei 1085844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer 109de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle { 1105844fcf0SLinJiawei val instr = UInt(32.W) 1115844fcf0SLinJiawei val pc = UInt(VAddrBits.W) 112de169c67SWilliam Wang val foldpc = UInt(MemPredPCWidth.W) 113baf8def6SYinan Xu val exceptionVec = ExceptionVec() 11472951335SLi Qianruo val trigger = new TriggerCf 1155844fcf0SLinJiawei val intrVec = Vec(12, Bool()) 116faf3cfa9SLinJiawei val pd = new PreDecodeInfo 117cde9280dSLinJiawei val pred_taken = Bool() 118c84054caSLinJiawei val crossPageIPFFix = Bool() 119de169c67SWilliam Wang val storeSetHit = Bool() // inst has been allocated an store set 120980c1bc3SWilliam Wang val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 121d1fe0262SWilliam Wang // Load wait is needed 122d1fe0262SWilliam Wang // load inst will not be executed until former store (predicted by mdp) addr calcuated 123d1fe0262SWilliam Wang val loadWaitBit = Bool() 124d1fe0262SWilliam Wang // If (loadWaitBit && loadWaitStrict), strict load wait is needed 125d1fe0262SWilliam Wang // load inst will not be executed until ALL former store addr calcuated 126d1fe0262SWilliam Wang val loadWaitStrict = Bool() 127de169c67SWilliam Wang val ssid = UInt(SSIDWidth.W) 128884dbb3bSLinJiawei val ftqPtr = new FtqPtr 129884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 1301f0e2dc7SJiawei Lin // This inst will flush all the pipe when it is the oldest inst in ROB, 1311f0e2dc7SJiawei Lin // then replay from this inst itself 1321f0e2dc7SJiawei Lin val replayInst = Bool() 1335844fcf0SLinJiawei} 1345844fcf0SLinJiawei 13572951335SLi Qianruo 1362225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 1372ce29ed6SLinJiawei val isAddSub = Bool() // swap23 138dc597826SJiawei Lin val typeTagIn = UInt(1.W) 139dc597826SJiawei Lin val typeTagOut = UInt(1.W) 1402ce29ed6SLinJiawei val fromInt = Bool() 1412ce29ed6SLinJiawei val wflags = Bool() 1422ce29ed6SLinJiawei val fpWen = Bool() 1432ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1442ce29ed6SLinJiawei val div = Bool() 1452ce29ed6SLinJiawei val sqrt = Bool() 1462ce29ed6SLinJiawei val fcvt = Bool() 1472ce29ed6SLinJiawei val typ = UInt(2.W) 1482ce29ed6SLinJiawei val fmt = UInt(2.W) 1492ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 150e6c6b64fSLinJiawei val rm = UInt(3.W) 151579b9f28SLinJiawei} 152579b9f28SLinJiawei 1535844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1542225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle { 15520e31bd1SYinan Xu val srcType = Vec(3, SrcType()) 15620e31bd1SYinan Xu val lsrc = Vec(3, UInt(5.W)) 1579a2e6b8aSLinJiawei val ldest = UInt(5.W) 1589a2e6b8aSLinJiawei val fuType = FuType() 1599a2e6b8aSLinJiawei val fuOpType = FuOpType() 1609a2e6b8aSLinJiawei val rfWen = Bool() 1619a2e6b8aSLinJiawei val fpWen = Bool() 1629a2e6b8aSLinJiawei val isXSTrap = Bool() 1632d366136SLinJiawei val noSpecExec = Bool() // wait forward 1642d366136SLinJiawei val blockBackward = Bool() // block backward 16545a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 166c2a8ae00SYikeZhou val selImm = SelImm() 167b0ae3ac4SLinJiawei val imm = UInt(ImmUnion.maxLen.W) 168a3edac52SYinan Xu val commitType = CommitType() 169579b9f28SLinJiawei val fpu = new FPUCtrlSignals 170aac4464eSYinan Xu val isMove = Bool() 171d4aca96cSlqre val singleStep = Bool() 172c88c3a2aSYinan Xu // This inst will flush all the pipe when it is the oldest inst in ROB, 173c88c3a2aSYinan Xu // then replay from this inst itself 174c88c3a2aSYinan Xu val replayInst = Bool() 175be25371aSYikeZhou 17688825c5cSYinan Xu private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 177*6e7c9679Shuxuan0307 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 17888825c5cSYinan Xu 17988825c5cSYinan Xu def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 18088825c5cSYinan Xu val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 18188825c5cSYinan Xu allSignals zip decoder foreach { case (s, d) => s := d } 1824d24c305SYikeZhou commitType := DontCare 183be25371aSYikeZhou this 184be25371aSYikeZhou } 18588825c5cSYinan Xu 18688825c5cSYinan Xu def decode(bit: List[BitPat]): CtrlSignals = { 18788825c5cSYinan Xu allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 18888825c5cSYinan Xu this 18988825c5cSYinan Xu } 190b6900d94SYinan Xu 191b6900d94SYinan Xu def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 1925844fcf0SLinJiawei} 1935844fcf0SLinJiawei 1942225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle { 1955844fcf0SLinJiawei val cf = new CtrlFlow 1965844fcf0SLinJiawei val ctrl = new CtrlSignals 1975844fcf0SLinJiawei} 1985844fcf0SLinJiawei 1992225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle { 2008b8e745dSYikeZhou val eliminatedMove = Bool() 201ba4100caSYinan Xu // val fetchTime = UInt(64.W) 202ebb8ebf8SYinan Xu val renameTime = UInt(XLEN.W) 203ebb8ebf8SYinan Xu val dispatchTime = UInt(XLEN.W) 204ebb8ebf8SYinan Xu val enqRsTime = UInt(XLEN.W) 205ebb8ebf8SYinan Xu val selectTime = UInt(XLEN.W) 206ebb8ebf8SYinan Xu val issueTime = UInt(XLEN.W) 207ebb8ebf8SYinan Xu val writebackTime = UInt(XLEN.W) 2087cef916fSYinan Xu // val commitTime = UInt(64.W) 20920edb3f7SWilliam Wang val runahead_checkpoint_id = UInt(64.W) 210ba4100caSYinan Xu} 211ba4100caSYinan Xu 21248d1472eSWilliam Wang// Separate LSQ 2132225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle { 214915c0dd4SYinan Xu val lqIdx = new LqPtr 2155c1ae31bSYinan Xu val sqIdx = new SqPtr 21624726fbfSWilliam Wang} 21724726fbfSWilliam Wang 218b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 2192225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl { 22020e31bd1SYinan Xu val srcState = Vec(3, SrcState()) 22120e31bd1SYinan Xu val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 22220e31bd1SYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 22320e31bd1SYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 2249aca92b9SYinan Xu val robIdx = new RobPtr 225fe6452fcSYinan Xu val lqIdx = new LqPtr 226fe6452fcSYinan Xu val sqIdx = new SqPtr 2278b8e745dSYikeZhou val eliminatedMove = Bool() 2287cef916fSYinan Xu val debugInfo = new PerfDebugInfo 2299d4e1137SYinan Xu def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 2309d4e1137SYinan Xu isFp match { 2319d4e1137SYinan Xu case false => ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U && (srcState(index) === SrcState.rdy || ignoreState.B) 2329d4e1137SYinan Xu case _ => ctrl.srcType(index) === SrcType.fp && (srcState(index) === SrcState.rdy || ignoreState.B) 233a338f247SYinan Xu } 234a338f247SYinan Xu } 2355c7674feSYinan Xu def srcIsReady: Vec[Bool] = { 236c9ebdf90SYinan Xu VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 2375c7674feSYinan Xu } 2385c7674feSYinan Xu def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U 2395c7674feSYinan Xu def doWriteFpRf: Bool = ctrl.fpWen 2406ab6918fSYinan Xu def clearExceptions( 2416ab6918fSYinan Xu exceptionBits: Seq[Int] = Seq(), 2426ab6918fSYinan Xu flushPipe: Boolean = false, 2436ab6918fSYinan Xu replayInst: Boolean = false 2446ab6918fSYinan Xu ): MicroOp = { 2456ab6918fSYinan Xu cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 2466ab6918fSYinan Xu if (!flushPipe) { ctrl.flushPipe := false.B } 2476ab6918fSYinan Xu if (!replayInst) { ctrl.replayInst := false.B } 248c88c3a2aSYinan Xu this 249c88c3a2aSYinan Xu } 250a19215ddSYinan Xu // Assume only the LUI instruction is decoded with IMM_U in ALU. 251a19215ddSYinan Xu def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 2525844fcf0SLinJiawei} 2535844fcf0SLinJiawei 25446f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 255de169c67SWilliam Wang val uop = new MicroOp 25646f74b57SHaojin Tang} 25746f74b57SHaojin Tang 25846f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 259de169c67SWilliam Wang val flag = UInt(1.W) 260de169c67SWilliam Wang} 261de169c67SWilliam Wang 2622225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle { 2639aca92b9SYinan Xu val robIdx = new RobPtr 26436d7aed5SLinJiawei val ftqIdx = new FtqPtr 26536d7aed5SLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 266bfb958a3SYinan Xu val level = RedirectLevel() 267bfb958a3SYinan Xu val interrupt = Bool() 268c778d2afSLinJiawei val cfiUpdate = new CfiUpdateInfo 269bfb958a3SYinan Xu 270de169c67SWilliam Wang val stFtqIdx = new FtqPtr // for load violation predict 271de169c67SWilliam Wang val stFtqOffset = UInt(log2Up(PredictWidth).W) 272fe211d16SLinJiawei 27320edb3f7SWilliam Wang val debug_runahead_checkpoint_id = UInt(64.W) 27420edb3f7SWilliam Wang 2752d7c7105SYinan Xu // def isUnconditional() = RedirectLevel.isUnconditional(level) 276bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 2772d7c7105SYinan Xu // def isException() = RedirectLevel.isException(level) 278a25b1bceSLinJiawei} 279a25b1bceSLinJiawei 2802225d46eSJiawei Linclass Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 2815c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2825c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2835c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2845844fcf0SLinJiawei} 2855844fcf0SLinJiawei 2862b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle { 28760deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 28860deaca2SLinJiawei val isInt = Bool() 28960deaca2SLinJiawei val isFp = Bool() 29060deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 2915844fcf0SLinJiawei} 2925844fcf0SLinJiawei 2932225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle { 29472235fa4SWilliam Wang val isMMIO = Bool() 2958635f18fSwangkaifan val isPerfCnt = Bool() 2968b91a337SWilliam Wang val paddr = UInt(PAddrBits.W) 29772951335SLi Qianruo val vaddr = UInt(VAddrBits.W) 298e402d94eSWilliam Wang} 2995844fcf0SLinJiawei 30046f74b57SHaojin Tangclass ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp { 301dc597826SJiawei Lin val src = Vec(3, UInt(XLEN.W)) 3025844fcf0SLinJiawei} 3035844fcf0SLinJiawei 30446f74b57SHaojin Tangclass ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp { 305dc597826SJiawei Lin val data = UInt(XLEN.W) 3067f1506e3SLinJiawei val fflags = UInt(5.W) 30797cfa7f8SLinJiawei val redirectValid = Bool() 30897cfa7f8SLinJiawei val redirect = new Redirect 309e402d94eSWilliam Wang val debug = new DebugBundle 3105844fcf0SLinJiawei} 3115844fcf0SLinJiawei 3122225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 31335bfeecbSYinan Xu val mtip = Input(Bool()) 31435bfeecbSYinan Xu val msip = Input(Bool()) 31535bfeecbSYinan Xu val meip = Input(Bool()) 316b3d79b37SYinan Xu val seip = Input(Bool()) 317d4aca96cSlqre val debug = Input(Bool()) 3185844fcf0SLinJiawei} 3195844fcf0SLinJiawei 3202225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle { 32135bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3223fa7b737SYinan Xu val isInterrupt = Input(Bool()) 32335bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 32435bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 32535bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 32635bfeecbSYinan Xu val interrupt = Output(Bool()) 32735bfeecbSYinan Xu} 32835bfeecbSYinan Xu 32946f74b57SHaojin Tangclass ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 3303a474d38SYinan Xu val isInterrupt = Bool() 3313a474d38SYinan Xu} 3323a474d38SYinan Xu 3339aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle { 334fe6452fcSYinan Xu val ldest = UInt(5.W) 335fe6452fcSYinan Xu val rfWen = Bool() 336fe6452fcSYinan Xu val fpWen = Bool() 337a1fd7de4SLinJiawei val wflags = Bool() 338fe6452fcSYinan Xu val commitType = CommitType() 339fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 340fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 341884dbb3bSLinJiawei val ftqIdx = new FtqPtr 342884dbb3bSLinJiawei val ftqOffset = UInt(log2Up(PredictWidth).W) 3435844fcf0SLinJiawei 3449ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3459ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 346fe6452fcSYinan Xu} 3475844fcf0SLinJiawei 3489aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle { 34921e7a6c5SYinan Xu val isWalk = Output(Bool()) 35021e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 351c51eab43SYinan Xu // valid bits optimized for walk 352c51eab43SYinan Xu val walkValid = Vec(CommitWidth, Output(Bool())) 3539aca92b9SYinan Xu val info = Vec(CommitWidth, Output(new RobCommitInfo)) 35421e7a6c5SYinan Xu 35521e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 356fe211d16SLinJiawei 35721e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 3585844fcf0SLinJiawei} 3595844fcf0SLinJiawei 3601b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle { 36164e8d8bdSZhangZifei val rsIdx = UInt(log2Up(IssQueSize).W) 362037a131fSWilliam Wang val hit = Bool() 36362f57a35SLemover val flushState = Bool() 3641b7adedcSWilliam Wang val sourceType = RSFeedbackType() 365c7160cd3SWilliam Wang val dataInvalidSqIdx = new SqPtr 366037a131fSWilliam Wang} 367037a131fSWilliam Wang 368d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 369d87b76aaSWilliam Wang // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 370d87b76aaSWilliam Wang // for instance: MemRSFeedbackIO()(updateP) 371d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 372d87b76aaSWilliam Wang val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 373d87b76aaSWilliam Wang val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 374d87b76aaSWilliam Wang val isFirstIssue = Input(Bool()) 375d87b76aaSWilliam Wang} 376d87b76aaSWilliam Wang 377f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 3785844fcf0SLinJiawei // to backend end 3795844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 380f06ca0bfSLingrui98 val fromFtq = new FtqToCtrlIO 3815844fcf0SLinJiawei // from backend 382f06ca0bfSLingrui98 val toFtq = Flipped(new CtrlToFtqIO) 3831e3fad10SLinJiawei} 384fcff7e94SZhangZifei 38545f497a4Shappy-lxclass SatpStruct extends Bundle { 38645f497a4Shappy-lx val mode = UInt(4.W) 38745f497a4Shappy-lx val asid = UInt(16.W) 38845f497a4Shappy-lx val ppn = UInt(44.W) 38945f497a4Shappy-lx} 39045f497a4Shappy-lx 3912225d46eSJiawei Linclass TlbCsrBundle(implicit p: Parameters) extends XSBundle { 392fcff7e94SZhangZifei val satp = new Bundle { 39345f497a4Shappy-lx val changed = Bool() 394fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 395fcff7e94SZhangZifei val asid = UInt(16.W) 396fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 39745f497a4Shappy-lx 39845f497a4Shappy-lx def apply(satp_value: UInt): Unit = { 39945f497a4Shappy-lx require(satp_value.getWidth == XLEN) 40045f497a4Shappy-lx val sa = satp_value.asTypeOf(new SatpStruct) 40145f497a4Shappy-lx mode := sa.mode 40245f497a4Shappy-lx asid := sa.asid 40345f497a4Shappy-lx ppn := sa.ppn 40445f497a4Shappy-lx changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 40545f497a4Shappy-lx } 406fcff7e94SZhangZifei } 407fcff7e94SZhangZifei val priv = new Bundle { 408fcff7e94SZhangZifei val mxr = Bool() 409fcff7e94SZhangZifei val sum = Bool() 410fcff7e94SZhangZifei val imode = UInt(2.W) 411fcff7e94SZhangZifei val dmode = UInt(2.W) 412fcff7e94SZhangZifei } 4138fc4e859SZhangZifei 4148fc4e859SZhangZifei override def toPrintable: Printable = { 4158fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 4168fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 4178fc4e859SZhangZifei } 418fcff7e94SZhangZifei} 419fcff7e94SZhangZifei 4202225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle { 421fcff7e94SZhangZifei val valid = Bool() 422fcff7e94SZhangZifei val bits = new Bundle { 423fcff7e94SZhangZifei val rs1 = Bool() 424fcff7e94SZhangZifei val rs2 = Bool() 425fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 42645f497a4Shappy-lx val asid = UInt(AsidLength.W) 427fcff7e94SZhangZifei } 4288fc4e859SZhangZifei 4298fc4e859SZhangZifei override def toPrintable: Printable = { 4308fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 4318fc4e859SZhangZifei } 432fcff7e94SZhangZifei} 433a165bd69Swangkaifan 434de169c67SWilliam Wang// Bundle for load violation predictor updating 435de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 4362b8b2e7aSWilliam Wang val valid = Bool() 437de169c67SWilliam Wang 438de169c67SWilliam Wang // wait table update 439de169c67SWilliam Wang val waddr = UInt(MemPredPCWidth.W) 4402b8b2e7aSWilliam Wang val wdata = Bool() // true.B by default 441de169c67SWilliam Wang 442de169c67SWilliam Wang // store set update 443de169c67SWilliam Wang // by default, ldpc/stpc should be xor folded 444de169c67SWilliam Wang val ldpc = UInt(MemPredPCWidth.W) 445de169c67SWilliam Wang val stpc = UInt(MemPredPCWidth.W) 4462b8b2e7aSWilliam Wang} 4472b8b2e7aSWilliam Wang 4482225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 4492b8b2e7aSWilliam Wang // Prefetcher 450ecccf78fSJay val l1I_pf_enable = Output(Bool()) 4512b8b2e7aSWilliam Wang val l2_pf_enable = Output(Bool()) 452ecccf78fSJay // ICache 453ecccf78fSJay val icache_parity_enable = Output(Bool()) 454f3f22d72SYinan Xu // Labeled XiangShan 4552b8b2e7aSWilliam Wang val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 456f3f22d72SYinan Xu // Load violation predictor 4572b8b2e7aSWilliam Wang val lvpred_disable = Output(Bool()) 4582b8b2e7aSWilliam Wang val no_spec_load = Output(Bool()) 459c7160cd3SWilliam Wang val storeset_wait_store = Output(Bool()) 460c7160cd3SWilliam Wang val storeset_no_fast_wakeup = Output(Bool()) 461c7160cd3SWilliam Wang val lvpred_timeout = Output(UInt(5.W)) 462f3f22d72SYinan Xu // Branch predictor 4632b8b2e7aSWilliam Wang val bp_ctrl = Output(new BPUCtrl) 464f3f22d72SYinan Xu // Memory Block 465f3f22d72SYinan Xu val sbuffer_threshold = Output(UInt(4.W)) 466d10a581eSWilliam Wang val ldld_vio_check_enable = Output(Bool()) 467d10a581eSWilliam Wang val soft_prefetch_enable = Output(Bool()) 468a4e57ea3SLi Qianruo val cache_error_enable = Output(Bool()) 469aac4464eSYinan Xu // Rename 470aac4464eSYinan Xu val move_elim_enable = Output(Bool()) 471af2f7849Shappy-lx // Decode 472af2f7849Shappy-lx val svinval_enable = Output(Bool()) 473af2f7849Shappy-lx 474b6982e83SLemover // distribute csr write signal 475b6982e83SLemover val distribute_csr = new DistributedCSRIO() 47672951335SLi Qianruo 477ddb65c47SLi Qianruo val singlestep = Output(Bool()) 47872951335SLi Qianruo val frontend_trigger = new FrontendTdataDistributeIO() 47972951335SLi Qianruo val mem_trigger = new MemTdataDistributeIO() 48072951335SLi Qianruo val trigger_enable = Output(Vec(10, Bool())) 481b6982e83SLemover} 482b6982e83SLemover 483b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle { 4841c746d3aScui fliter // CSR has been written by csr inst, copies of csr should be updated 485b6982e83SLemover val w = ValidIO(new Bundle { 486b6982e83SLemover val addr = Output(UInt(12.W)) 487b6982e83SLemover val data = Output(UInt(XLEN.W)) 488b6982e83SLemover }) 4892b8b2e7aSWilliam Wang} 490e19f7967SWilliam Wang 491e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 492e19f7967SWilliam Wang // Request csr to be updated 493e19f7967SWilliam Wang // 494e19f7967SWilliam Wang // Note that this request will ONLY update CSR Module it self, 495e19f7967SWilliam Wang // copies of csr will NOT be updated, use it with care! 496e19f7967SWilliam Wang // 497e19f7967SWilliam Wang // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 498e19f7967SWilliam Wang val w = ValidIO(new Bundle { 499e19f7967SWilliam Wang val addr = Output(UInt(12.W)) 500e19f7967SWilliam Wang val data = Output(UInt(XLEN.W)) 501e19f7967SWilliam Wang }) 502e19f7967SWilliam Wang def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 503e19f7967SWilliam Wang when(valid){ 504e19f7967SWilliam Wang w.bits.addr := addr 505e19f7967SWilliam Wang w.bits.data := data 506e19f7967SWilliam Wang } 507e19f7967SWilliam Wang println("Distributed CSR update req registered for " + src_description) 508e19f7967SWilliam Wang } 509e19f7967SWilliam Wang} 51072951335SLi Qianruo 5110f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 5120f59c834SWilliam Wang // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 5130f59c834SWilliam Wang val source = Output(new Bundle() { 5140f59c834SWilliam Wang val tag = Bool() // l1 tag array 5150f59c834SWilliam Wang val data = Bool() // l1 data array 5160f59c834SWilliam Wang val l2 = Bool() 5170f59c834SWilliam Wang }) 5180f59c834SWilliam Wang val opType = Output(new Bundle() { 5190f59c834SWilliam Wang val fetch = Bool() 5200f59c834SWilliam Wang val load = Bool() 5210f59c834SWilliam Wang val store = Bool() 5220f59c834SWilliam Wang val probe = Bool() 5230f59c834SWilliam Wang val release = Bool() 5240f59c834SWilliam Wang val atom = Bool() 5250f59c834SWilliam Wang }) 5260f59c834SWilliam Wang val paddr = Output(UInt(PAddrBits.W)) 5270f59c834SWilliam Wang 5280f59c834SWilliam Wang // report error and paddr to beu 5290f59c834SWilliam Wang // bus error unit will receive error info iff ecc_error.valid 5300f59c834SWilliam Wang val report_to_beu = Output(Bool()) 5310f59c834SWilliam Wang 5320f59c834SWilliam Wang // there is an valid error 5330f59c834SWilliam Wang // l1 cache error will always be report to CACHE_ERROR csr 5340f59c834SWilliam Wang val valid = Output(Bool()) 5350f59c834SWilliam Wang 5360f59c834SWilliam Wang def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 5370f59c834SWilliam Wang val beu_info = Wire(new L1BusErrorUnitInfo) 5380f59c834SWilliam Wang beu_info.ecc_error.valid := report_to_beu 5390f59c834SWilliam Wang beu_info.ecc_error.bits := paddr 5400f59c834SWilliam Wang beu_info 5410f59c834SWilliam Wang } 5420f59c834SWilliam Wang} 543bc63e578SLi Qianruo 544bc63e578SLi Qianruo/* TODO how to trigger on next inst? 545bc63e578SLi Qianruo1. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 546bc63e578SLi Qianruo2. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 547bc63e578SLi Qianruoxret csr to pc + 4/ + 2 548bc63e578SLi Qianruo2.5 The problem is to let it commit. This is the real TODO 549bc63e578SLi Qianruo3. If it is load and hit before just treat it as regular load exception 550bc63e578SLi Qianruo */ 551bc63e578SLi Qianruo 552bc63e578SLi Qianruo// This bundle carries trigger hit info along the pipeline 553bc63e578SLi Qianruo// Now there are 10 triggers divided into 5 groups of 2 554bc63e578SLi Qianruo// These groups are 555bc63e578SLi Qianruo// (if if) (store store) (load loid) (if store) (if load) 556bc63e578SLi Qianruo 557bc63e578SLi Qianruo// Triggers in the same group can chain, meaning that they only 558bc63e578SLi Qianruo// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 559bc63e578SLi Qianruo// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 560bc63e578SLi Qianruo// Timing of 0 means trap at current inst, 1 means trap at next inst 561bc63e578SLi Qianruo// Chaining and timing and the validness of a trigger is controlled by csr 562bc63e578SLi Qianruo// In two chained triggers, if they have different timing, both won't fire 56384e47f35SLi Qianruo//class TriggerCf (implicit p: Parameters) extends XSBundle { 56484e47f35SLi Qianruo// val triggerHitVec = Vec(10, Bool()) 56584e47f35SLi Qianruo// val triggerTiming = Vec(10, Bool()) 56684e47f35SLi Qianruo// val triggerChainVec = Vec(5, Bool()) 56784e47f35SLi Qianruo//} 56884e47f35SLi Qianruo 56972951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle { 57084e47f35SLi Qianruo // frontend 57184e47f35SLi Qianruo val frontendHit = Vec(4, Bool()) 572ddb65c47SLi Qianruo// val frontendTiming = Vec(4, Bool()) 573ddb65c47SLi Qianruo// val frontendHitNext = Vec(4, Bool()) 57484e47f35SLi Qianruo 575ddb65c47SLi Qianruo// val frontendException = Bool() 57684e47f35SLi Qianruo // backend 57784e47f35SLi Qianruo val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 57884e47f35SLi Qianruo val backendHit = Vec(6, Bool()) 579ddb65c47SLi Qianruo// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 58084e47f35SLi Qianruo 58184e47f35SLi Qianruo // Two situations not allowed: 58284e47f35SLi Qianruo // 1. load data comparison 58384e47f35SLi Qianruo // 2. store chaining with store 58484e47f35SLi Qianruo def getHitFrontend = frontendHit.reduce(_ || _) 58584e47f35SLi Qianruo def getHitBackend = backendHit.reduce(_ || _) 586ddb65c47SLi Qianruo def hit = getHitFrontend || getHitBackend 587d7dd1af1SLi Qianruo def clear(): Unit = { 588d7dd1af1SLi Qianruo frontendHit.foreach(_ := false.B) 589d7dd1af1SLi Qianruo backendEn.foreach(_ := false.B) 590d7dd1af1SLi Qianruo backendHit.foreach(_ := false.B) 591d7dd1af1SLi Qianruo } 59272951335SLi Qianruo} 59372951335SLi Qianruo 594bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR 595bc63e578SLi Qianruo// to Frontend, Load and Store. 59672951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 59772951335SLi Qianruo val t = Valid(new Bundle { 59872951335SLi Qianruo val addr = Output(UInt(2.W)) 59972951335SLi Qianruo val tdata = new MatchTriggerIO 60072951335SLi Qianruo }) 60172951335SLi Qianruo } 60272951335SLi Qianruo 60372951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 60472951335SLi Qianruo val t = Valid(new Bundle { 60572951335SLi Qianruo val addr = Output(UInt(3.W)) 60672951335SLi Qianruo val tdata = new MatchTriggerIO 60772951335SLi Qianruo }) 60872951335SLi Qianruo} 60972951335SLi Qianruo 61072951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle { 61172951335SLi Qianruo val matchType = Output(UInt(2.W)) 61272951335SLi Qianruo val select = Output(Bool()) 61372951335SLi Qianruo val timing = Output(Bool()) 61472951335SLi Qianruo val action = Output(Bool()) 61572951335SLi Qianruo val chain = Output(Bool()) 61672951335SLi Qianruo val tdata2 = Output(UInt(64.W)) 61772951335SLi Qianruo} 618