xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 66b0d0c32f864e239165c804aca549be20efc6be)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5e402d94eSWilliam Wangimport bus.simplebus._
6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr
70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
8*66b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
91e3fad10SLinJiawei
105844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
111e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
121e3fad10SLinJiawei  val instrs = Vec(FetchWidth, UInt(32.W))
13e4698824Szoujr  val mask = UInt((FetchWidth*2).W)
141e3fad10SLinJiawei  val pc = UInt(VAddrBits.W) // the pc of first inst in the fetch group
15320b4406Szhanglinjuan  val pnpc = Vec(FetchWidth*2, UInt(VAddrBits.W))
16320b4406Szhanglinjuan  val hist = Vec(FetchWidth*2, UInt(HistoryLength.W))
17d9cb241dSGouLingrui  // val btbVictimWay = UInt(log2Up(BtbWays).W)
18320b4406Szhanglinjuan  val predCtr = Vec(FetchWidth*2, UInt(2.W))
19320b4406Szhanglinjuan  val btbHit = Vec(FetchWidth*2, Bool())
20320b4406Szhanglinjuan  val tageMeta = Vec(FetchWidth*2, (new TageMeta))
2145e96f83Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
2245e96f83Szhanglinjuan  val rasTopCtr = UInt(8.W)
231e3fad10SLinJiawei}
241e3fad10SLinJiawei
253803411bSzhanglinjuan
26627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
273803411bSzhanglinjuan  val valid = Bool()
283803411bSzhanglinjuan  val bits = gen.asInstanceOf[T]
29627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
303803411bSzhanglinjuan}
313803411bSzhanglinjuan
32627c0a19Szhanglinjuanobject ValidUndirectioned {
33627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
34627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
353803411bSzhanglinjuan  }
363803411bSzhanglinjuan}
373803411bSzhanglinjuan
381e7d14a8Szhanglinjuanclass TageMeta extends XSBundle {
39627c0a19Szhanglinjuan  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
401e7d14a8Szhanglinjuan  val altDiffers = Bool()
411e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
421e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
43627c0a19Szhanglinjuan  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
441e7d14a8Szhanglinjuan}
451e7d14a8Szhanglinjuan
46e983e862Szhanglinjuan// Branch prediction result from BPU Stage1 & 3
476fb61704Szhanglinjuanclass BranchPrediction extends XSBundle {
48e983e862Szhanglinjuan  val redirect = Bool()
49e983e862Szhanglinjuan
506fb61704Szhanglinjuan  // mask off all the instrs after the first redirect instr
51320b4406Szhanglinjuan  val instrValid = Vec(FetchWidth*2, Bool())
52dff546ecSzhanglinjuan  // target of the first redirect instr in a fetch package
536fb61704Szhanglinjuan  val target = UInt(VAddrBits.W)
54f523fa79Szhanglinjuan  val lateJump = Bool()
55e983e862Szhanglinjuan  // save these info in brq!
56e983e862Szhanglinjuan  // global history of each valid(or uncancelled) instruction, excluding branch's own prediction result
57320b4406Szhanglinjuan  val hist = Vec(FetchWidth*2, UInt(HistoryLength.W))
58f95e78ecSzhanglinjuan  // victim way when updating btb
59d9cb241dSGouLingrui  // val btbVictimWay = UInt(log2Up(BtbWays).W)
60f95e78ecSzhanglinjuan  // 2-bit saturated counter
61320b4406Szhanglinjuan  val predCtr = Vec(FetchWidth*2, UInt(2.W))
62320b4406Szhanglinjuan  val btbHit = Vec(FetchWidth*2, Bool())
631e7d14a8Szhanglinjuan  // tage meta info
64320b4406Szhanglinjuan  val tageMeta = Vec(FetchWidth*2, (new TageMeta))
65e983e862Szhanglinjuan  // ras checkpoint, only used in Stage3
66dff546ecSzhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
67dff546ecSzhanglinjuan  val rasTopCtr = UInt(8.W)
686fb61704Szhanglinjuan}
696fb61704Szhanglinjuan
70*66b0d0c3Szhanglinjuanclass BranchPrediction extends XSBundle {
71*66b0d0c3Szhanglinjuan  val redirect = Bool()
72*66b0d0c3Szhanglinjuan  val jmpIdx = UInt(log2Up(PredictWidth).W)
73*66b0d0c3Szhanglinjuan  val target = UInt(VAddrBits.W)
74*66b0d0c3Szhanglinjuan  val saveHalfRVI = Bool()
75*66b0d0c3Szhanglinjuan}
76*66b0d0c3Szhanglinjuan
77*66b0d0c3Szhanglinjuanclass BranchInfo extends XSBundle {
78*66b0d0c3Szhanglinjuan  val histPtr = UInt(log2Up(ExtHistoryLength).W)
79*66b0d0c3Szhanglinjuan  val tageMeta = Vec(PredictWidth, (new TageMeta))
80*66b0d0c3Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
81*66b0d0c3Szhanglinjuan  val rasTopCtr = UInt(8.W)
82*66b0d0c3Szhanglinjuan}
83*66b0d0c3Szhanglinjuan
846fb61704Szhanglinjuanclass Predecode extends XSBundle {
852f931f37Szhanglinjuan  val mask = UInt((FetchWidth*2).W)
86*66b0d0c3Szhanglinjuan  val pd = Vec(FetchWidth*2, (new PreDecodeInfo))
876fb61704Szhanglinjuan}
886fb61704Szhanglinjuan
895844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
905844fcf0SLinJiaweiclass CtrlFlow extends XSBundle {
915844fcf0SLinJiawei  val instr = UInt(32.W)
925844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
9345e96f83Szhanglinjuan  val fetchOffset = UInt((log2Up(FetchWidth * 4)).W)
94fda42022Szhanglinjuan  val pnpc = UInt(VAddrBits.W)
9545e96f83Szhanglinjuan  val hist = UInt(HistoryLength.W)
96d9cb241dSGouLingrui  // val btbVictimWay = UInt(log2Up(BtbWays).W)
9745e96f83Szhanglinjuan  val btbPredCtr = UInt(2.W)
98320b4406Szhanglinjuan  val btbHit = Bool()
9945e96f83Szhanglinjuan  val tageMeta = new TageMeta
10045e96f83Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
10145e96f83Szhanglinjuan  val rasTopCtr = UInt(8.W)
1025844fcf0SLinJiawei  val exceptionVec = Vec(16, Bool())
1035844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
1049a2e6b8aSLinJiawei  val isRVC = Bool()
1059a2e6b8aSLinJiawei  val isBr = Bool()
106c84054caSLinJiawei  val crossPageIPFFix = Bool()
1075844fcf0SLinJiawei}
1085844fcf0SLinJiawei
1095844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1105844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
1119a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
1129a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
1139a2e6b8aSLinJiawei  val ldest = UInt(5.W)
1149a2e6b8aSLinJiawei  val fuType = FuType()
1159a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1169a2e6b8aSLinJiawei  val rfWen = Bool()
1179a2e6b8aSLinJiawei  val fpWen = Bool()
1189a2e6b8aSLinJiawei  val isXSTrap = Bool()
1199a2e6b8aSLinJiawei  val noSpecExec = Bool()  // This inst can not be speculated
1209a2e6b8aSLinJiawei  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
121db34a189SLinJiawei  val isRVF = Bool()
122db34a189SLinJiawei  val imm = UInt(XLEN.W)
1235844fcf0SLinJiawei}
1245844fcf0SLinJiawei
1255844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
1265844fcf0SLinJiawei  val cf = new CtrlFlow
1275844fcf0SLinJiawei  val ctrl = new CtrlSignals
128bfa4b2b4SLinJiawei  val brTag = new BrqPtr
1295844fcf0SLinJiawei}
1305844fcf0SLinJiawei
1315844fcf0SLinJiawei// CfCtrl -> MicroOp at Rename Stage
1325844fcf0SLinJiaweiclass MicroOp extends CfCtrl {
1335844fcf0SLinJiawei
1349a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
1359a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
1365844fcf0SLinJiawei  val roqIdx = UInt(RoqIdxWidth.W)
1375844fcf0SLinJiawei}
1385844fcf0SLinJiawei
1391e3fad10SLinJiaweiclass Redirect extends XSBundle {
140fda42022Szhanglinjuan  val pc = UInt(VAddrBits.W) // wrongly predicted pc
1411e3fad10SLinJiawei  val target = UInt(VAddrBits.W)
14243c072e7Szhanglinjuan  val brTarget = UInt(VAddrBits.W)
143bfa4b2b4SLinJiawei  val brTag = new BrqPtr
144af280c51Szhanglinjuan  val btbType = UInt(2.W)
145320b4406Szhanglinjuan  val isRVC = Bool()
1462917253cSzhanglinjuan  //val isCall = Bool()
147fda42022Szhanglinjuan  val taken = Bool()
1486fb61704Szhanglinjuan  val hist = UInt(HistoryLength.W)
1491e7d14a8Szhanglinjuan  val tageMeta = new TageMeta
150320b4406Szhanglinjuan  val fetchIdx = UInt(log2Up(FetchWidth*2).W)
151d9cb241dSGouLingrui  // val btbVictimWay = UInt(log2Up(BtbWays).W)
152f95e78ecSzhanglinjuan  val btbPredCtr = UInt(2.W)
153320b4406Szhanglinjuan  val btbHit = Bool()
154cf1c5078Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
155cf1c5078Szhanglinjuan  val rasTopCtr = UInt(8.W)
15637fcf7fbSLinJiawei  val isException = Bool()
157ab7d3e5fSWilliam Wang  val roqIdx = UInt(RoqIdxWidth.W)
1585844fcf0SLinJiawei}
1595844fcf0SLinJiawei
160a25b1bceSLinJiaweiclass RedirectInfo extends XSBundle {
161a25b1bceSLinJiawei
162a25b1bceSLinJiawei  val valid = Bool() // a valid commit form brq/roq
163a25b1bceSLinJiawei  val misPred = Bool() // a branch miss prediction ?
164a25b1bceSLinJiawei  val redirect = new Redirect
165a25b1bceSLinJiawei
166a25b1bceSLinJiawei  def flush():Bool = valid && (redirect.isException || misPred)
167a25b1bceSLinJiawei}
168a25b1bceSLinJiawei
1695844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
1705844fcf0SLinJiawei  val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp))
1715844fcf0SLinJiawei  val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp))
1725844fcf0SLinJiawei  val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp))
1735844fcf0SLinJiawei}
1745844fcf0SLinJiawei
175e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
17672235fa4SWilliam Wang  val isMMIO = Bool()
177e402d94eSWilliam Wang}
1785844fcf0SLinJiawei
1795844fcf0SLinJiaweiclass ExuInput extends XSBundle {
1805844fcf0SLinJiawei  val uop = new MicroOp
1815844fcf0SLinJiawei  val src1, src2, src3 = UInt(XLEN.W)
1825844fcf0SLinJiawei}
1835844fcf0SLinJiawei
1845844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
1855844fcf0SLinJiawei  val uop = new MicroOp
1865844fcf0SLinJiawei  val data = UInt(XLEN.W)
18797cfa7f8SLinJiawei  val redirectValid = Bool()
18897cfa7f8SLinJiawei  val redirect = new Redirect
189e402d94eSWilliam Wang  val debug = new DebugBundle
1905844fcf0SLinJiawei}
1915844fcf0SLinJiawei
1925844fcf0SLinJiaweiclass ExuIO extends XSBundle {
1935844fcf0SLinJiawei  val in = Flipped(DecoupledIO(new ExuInput))
194c3174e61SZhangZifei  val redirect = Flipped(ValidIO(new Redirect))
1955844fcf0SLinJiawei  val out = DecoupledIO(new ExuOutput)
196bf9968b2SYinan Xu  // for csr
197bf9968b2SYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
198e402d94eSWilliam Wang  // for Lsu
199e402d94eSWilliam Wang  val dmem = new SimpleBusUC
2004e1a70f6SWilliam Wang  val scommit = Input(UInt(3.W))
2015844fcf0SLinJiawei}
2025844fcf0SLinJiawei
2035844fcf0SLinJiaweiclass RoqCommit extends XSBundle {
2045844fcf0SLinJiawei  val uop = new MicroOp
205296e7422SLinJiawei  val isWalk = Bool()
2065844fcf0SLinJiawei}
2075844fcf0SLinJiawei
2085844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
2095844fcf0SLinJiawei  // to backend end
2105844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
2115844fcf0SLinJiawei  // from backend
212a25b1bceSLinJiawei  val redirectInfo = Input(new RedirectInfo)
2131eeb0919SLinJiawei  val inOrderBrInfo = Input(new RedirectInfo)
2141e3fad10SLinJiawei}
215