xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 60deaca22c5a1ded25c3f9c16f75f7cb68ab214c)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5e402d94eSWilliam Wangimport bus.simplebus._
6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr
70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
866b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo
91e3fad10SLinJiawei
105844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
111e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
1228958354Szhanglinjuan  val instrs = Vec(PredictWidth, UInt(32.W))
1328958354Szhanglinjuan  val mask = UInt(PredictWidth.W)
1442696a74Szhanglinjuan  // val pc = UInt(VAddrBits.W)
1542696a74Szhanglinjuan  val pc = Vec(PredictWidth, UInt(VAddrBits.W))
1628958354Szhanglinjuan  val pnpc = Vec(PredictWidth, UInt(VAddrBits.W))
17a428082bSLinJiawei  val brInfo = Vec(PredictWidth, new BranchInfo)
18a428082bSLinJiawei  val pd = Vec(PredictWidth, new PreDecodeInfo)
191e3fad10SLinJiawei}
201e3fad10SLinJiawei
21627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
223803411bSzhanglinjuan  val valid = Bool()
2335fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
24627c0a19Szhanglinjuan  override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type]
253803411bSzhanglinjuan}
263803411bSzhanglinjuan
27627c0a19Szhanglinjuanobject ValidUndirectioned {
28627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
29627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
303803411bSzhanglinjuan  }
313803411bSzhanglinjuan}
323803411bSzhanglinjuan
331e7d14a8Szhanglinjuanclass TageMeta extends XSBundle {
3458c523f4SLingrui98  def TageNTables = 6
35627c0a19Szhanglinjuan  val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
361e7d14a8Szhanglinjuan  val altDiffers = Bool()
371e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
381e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
39627c0a19Szhanglinjuan  val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W))
401e7d14a8Szhanglinjuan}
411e7d14a8Szhanglinjuan
426fb61704Szhanglinjuanclass BranchPrediction extends XSBundle {
43e983e862Szhanglinjuan  val redirect = Bool()
44e3aeae54SLingrui98  val taken = Bool()
4566b0d0c3Szhanglinjuan  val jmpIdx = UInt(log2Up(PredictWidth).W)
46e3aeae54SLingrui98  val hasNotTakenBrs = Bool()
476fb61704Szhanglinjuan  val target = UInt(VAddrBits.W)
4866b0d0c3Szhanglinjuan  val saveHalfRVI = Bool()
496fb61704Szhanglinjuan}
506fb61704Szhanglinjuan
5166b0d0c3Szhanglinjuanclass BranchInfo extends XSBundle {
5253bf6077SLingrui98  val ubtbWriteWay = UInt(log2Up(UBtbWays).W)
53e3aeae54SLingrui98  val ubtbHits = Bool()
5453bf6077SLingrui98  val btbWriteWay = UInt(log2Up(BtbWays).W)
55e3aeae54SLingrui98  val bimCtr = UInt(2.W)
5666b0d0c3Szhanglinjuan  val histPtr = UInt(log2Up(ExtHistoryLength).W)
5745e96f83Szhanglinjuan  val tageMeta = new TageMeta
5845e96f83Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
5945e96f83Szhanglinjuan  val rasTopCtr = UInt(8.W)
60f226232fSzhanglinjuan
61f226232fSzhanglinjuan  def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = {
62f226232fSzhanglinjuan    this.histPtr := histPtr
63f226232fSzhanglinjuan    this.tageMeta := tageMeta
64f226232fSzhanglinjuan    this.rasSp := rasSp
6580d2974bSLingrui98    this.rasTopCtr := rasTopCtr
66f226232fSzhanglinjuan    this.asUInt
67f226232fSzhanglinjuan  }
68f226232fSzhanglinjuan  def size = 0.U.asTypeOf(this).getWidth
69f226232fSzhanglinjuan  def fromUInt(x: UInt) = x.asTypeOf(this)
7066b0d0c3Szhanglinjuan}
7166b0d0c3Szhanglinjuan
725844fcf0SLinJiaweiclass Predecode extends XSBundle {
732f931f37Szhanglinjuan  val mask = UInt((FetchWidth*2).W)
7466b0d0c3Szhanglinjuan  val pd = Vec(FetchWidth*2, (new PreDecodeInfo))
755844fcf0SLinJiawei}
765844fcf0SLinJiawei
77b2e6921eSLinJiaweiclass BranchUpdateInfo extends XSBundle {
78f226232fSzhanglinjuan  // from backend
7969cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
80608ba82cSzhanglinjuan  val pnpc = UInt(VAddrBits.W)
8169cafcc9SLingrui98  val target = UInt(VAddrBits.W)
82b2e6921eSLinJiawei  val brTarget = UInt(VAddrBits.W)
83b2e6921eSLinJiawei  val taken = Bool()
84b2e6921eSLinJiawei  val fetchIdx = UInt(log2Up(FetchWidth*2).W)
85b2e6921eSLinJiawei  val isMisPred = Bool()
86f226232fSzhanglinjuan
87f226232fSzhanglinjuan  // frontend -> backend -> frontend
88f226232fSzhanglinjuan  val pd = new PreDecodeInfo
89f226232fSzhanglinjuan  val brInfo = new BranchInfo
90b2e6921eSLinJiawei}
91b2e6921eSLinJiawei
92b2e6921eSLinJiawei// Dequeue DecodeWidth insts from Ibuffer
93b2e6921eSLinJiaweiclass CtrlFlow extends XSBundle {
94b2e6921eSLinJiawei  val instr = UInt(32.W)
95b2e6921eSLinJiawei  val pc = UInt(VAddrBits.W)
96b2e6921eSLinJiawei  val exceptionVec = Vec(16, Bool())
97b2e6921eSLinJiawei  val intrVec = Vec(12, Bool())
98b2e6921eSLinJiawei  val brUpdate = new BranchUpdateInfo
99c84054caSLinJiawei  val crossPageIPFFix = Bool()
1005844fcf0SLinJiawei}
1015844fcf0SLinJiawei
1025844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1035844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
1049a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
1059a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
1069a2e6b8aSLinJiawei  val ldest = UInt(5.W)
1079a2e6b8aSLinJiawei  val fuType = FuType()
1089a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1099a2e6b8aSLinJiawei  val rfWen = Bool()
1109a2e6b8aSLinJiawei  val fpWen = Bool()
1119a2e6b8aSLinJiawei  val isXSTrap = Bool()
1129a2e6b8aSLinJiawei  val noSpecExec = Bool()  // This inst can not be speculated
1139a2e6b8aSLinJiawei  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
114db34a189SLinJiawei  val isRVF = Bool()
115db34a189SLinJiawei  val imm = UInt(XLEN.W)
116a3edac52SYinan Xu  val commitType = CommitType()
1175844fcf0SLinJiawei}
1185844fcf0SLinJiawei
1195844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
1205844fcf0SLinJiawei  val cf = new CtrlFlow
1215844fcf0SLinJiawei  val ctrl = new CtrlSignals
122bfa4b2b4SLinJiawei  val brTag = new BrqPtr
1235844fcf0SLinJiawei}
1245844fcf0SLinJiawei
125b2e6921eSLinJiaweitrait HasRoqIdx { this: HasXSParameter =>
126b2e6921eSLinJiawei  val roqIdx = UInt(RoqIdxWidth.W)
127054d37b6SLinJiawei
128054d37b6SLinJiawei  def isAfter(thatIdx: UInt): Bool = {
129054d37b6SLinJiawei    Mux(
130054d37b6SLinJiawei      this.roqIdx.head(1) === thatIdx.head(1),
131054d37b6SLinJiawei      this.roqIdx.tail(1) > thatIdx.tail(1),
132054d37b6SLinJiawei      this.roqIdx.tail(1) < thatIdx.tail(1)
133b2e6921eSLinJiawei    )
134b2e6921eSLinJiawei  }
135054d37b6SLinJiawei
136152e2ceaSLinJiawei  def isAfter[ T<: HasRoqIdx ](that: T): Bool = {
137152e2ceaSLinJiawei    isAfter(that.roqIdx)
138152e2ceaSLinJiawei  }
139152e2ceaSLinJiawei
140054d37b6SLinJiawei  def needFlush(redirect: Valid[Redirect]): Bool = {
141054d37b6SLinJiawei    redirect.valid && this.isAfter(redirect.bits.roqIdx)
142054d37b6SLinJiawei  }
143b2e6921eSLinJiawei}
1445844fcf0SLinJiawei
145b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
146b2e6921eSLinJiaweiclass MicroOp extends CfCtrl with HasRoqIdx {
1479a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
1489a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
149c105c2d3SYinan Xu  val lsroqIdx = UInt(LsroqIdxWidth.W)
1505844fcf0SLinJiawei}
1515844fcf0SLinJiawei
152b2e6921eSLinJiaweiclass Redirect extends XSBundle with HasRoqIdx {
15337fcf7fbSLinJiawei  val isException = Bool()
154b2e6921eSLinJiawei  val isMisPred = Bool()
155b2e6921eSLinJiawei  val isReplay = Bool()
156b2e6921eSLinJiawei  val pc = UInt(VAddrBits.W)
157b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
158b2e6921eSLinJiawei  val brTag = new BrqPtr
159a25b1bceSLinJiawei}
160a25b1bceSLinJiawei
1615844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
1625c7b21d5SYinan Xu  val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp))
1635c7b21d5SYinan Xu  val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp))
1645c7b21d5SYinan Xu  val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp))
1655844fcf0SLinJiawei}
1665844fcf0SLinJiawei
167*60deaca2SLinJiaweiclass ReplayPregReq extends XSBundle {
168*60deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
169*60deaca2SLinJiawei  val isInt = Bool()
170*60deaca2SLinJiawei  val isFp = Bool()
171*60deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
172*60deaca2SLinJiawei}
173*60deaca2SLinJiawei
174e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
17572235fa4SWilliam Wang  val isMMIO = Bool()
176e402d94eSWilliam Wang}
1775844fcf0SLinJiawei
1785844fcf0SLinJiaweiclass ExuInput extends XSBundle {
1795844fcf0SLinJiawei  val uop = new MicroOp
1805844fcf0SLinJiawei  val src1, src2, src3 = UInt(XLEN.W)
1815844fcf0SLinJiawei}
1825844fcf0SLinJiawei
1835844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
1845844fcf0SLinJiawei  val uop = new MicroOp
1855844fcf0SLinJiawei  val data = UInt(XLEN.W)
18697cfa7f8SLinJiawei  val redirectValid = Bool()
18797cfa7f8SLinJiawei  val redirect = new Redirect
188b2e6921eSLinJiawei  val brUpdate = new BranchUpdateInfo
189e402d94eSWilliam Wang  val debug = new DebugBundle
1905844fcf0SLinJiawei}
1915844fcf0SLinJiawei
1925844fcf0SLinJiaweiclass ExuIO extends XSBundle {
1935844fcf0SLinJiawei  val in = Flipped(DecoupledIO(new ExuInput))
194c3174e61SZhangZifei  val redirect = Flipped(ValidIO(new Redirect))
1955844fcf0SLinJiawei  val out = DecoupledIO(new ExuOutput)
196bf9968b2SYinan Xu  // for csr
197bf9968b2SYinan Xu  val exception = Flipped(ValidIO(new MicroOp))
198e402d94eSWilliam Wang  // for Lsu
199e402d94eSWilliam Wang  val dmem = new SimpleBusUC
20011915f69SWilliam Wang  val mcommit = Input(UInt(3.W))
2015844fcf0SLinJiawei}
2025844fcf0SLinJiawei
2035844fcf0SLinJiaweiclass RoqCommit extends XSBundle {
2045844fcf0SLinJiawei  val uop = new MicroOp
205296e7422SLinJiawei  val isWalk = Bool()
2065844fcf0SLinJiawei}
2075844fcf0SLinJiawei
208037a131fSWilliam Wangclass TlbFeedback extends XSBundle with HasRoqIdx{
209037a131fSWilliam Wang  val hit = Bool()
210037a131fSWilliam Wang}
211037a131fSWilliam Wang
2125844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
2135844fcf0SLinJiawei  // to backend end
2145844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
2155844fcf0SLinJiawei  // from backend
216b2e6921eSLinJiawei  val redirect = Flipped(ValidIO(new Redirect))
217b2e6921eSLinJiawei  val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
218b2e6921eSLinJiawei  val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo))
2191e3fad10SLinJiawei}
220